aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h224
1 files changed, 224 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h
new file mode 100644
index 000000000..bfef68f11
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32-LWIP-FATFS-USB/cfg/stm32f107_goldbull/mcuconf.h
@@ -0,0 +1,224 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F107 drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F107_MCUCONF
35
36/*
37 * HAL driver system settings.
38 */
39#define STM32_NO_INIT FALSE
40#define STM32_HSI_ENABLED TRUE
41#define STM32_LSI_ENABLED FALSE
42#define STM32_HSE_ENABLED TRUE
43#define STM32_LSE_ENABLED TRUE //FALSE
44#define STM32_SW STM32_SW_PLL
45#define STM32_PLLSRC STM32_PLLSRC_PREDIV1
46#define STM32_PREDIV1SRC STM32_PREDIV1SRC_PLL2
47#define STM32_PREDIV1_VALUE 5
48#define STM32_PLLMUL_VALUE 9
49#define STM32_PREDIV2_VALUE 5
50#define STM32_PLL2MUL_VALUE 8
51#define STM32_PLL3MUL_VALUE 10
52#define STM32_HPRE STM32_HPRE_DIV1
53#define STM32_PPRE1 STM32_PPRE1_DIV2
54#define STM32_PPRE2 STM32_PPRE2_DIV2
55#define STM32_ADCPRE STM32_ADCPRE_DIV4
56#define STM32_OTG_CLOCK_REQUIRED TRUE
57#define STM32_OTGFSPRE STM32_OTGFSPRE_DIV3
58#define STM32_I2S_CLOCK_REQUIRED FALSE
59#define STM32_MCOSEL STM32_MCOSEL_PLL3
60#define STM32_RTCSEL STM32_RTCSEL_HSEDIV
61#define STM32_PVD_ENABLE FALSE
62#define STM32_PLS STM32_PLS_LEV0
63
64/*
65 * ADC driver system settings.
66 */
67#define STM32_ADC_USE_ADC1 FALSE
68#define STM32_ADC_ADC1_DMA_PRIORITY 2
69#define STM32_ADC_ADC1_IRQ_PRIORITY 6
70
71/*
72 * CAN driver system settings.
73 */
74#define STM32_CAN_USE_CAN1 FALSE
75#define STM32_CAN_USE_CAN2 FALSE
76#define STM32_CAN_CAN1_IRQ_PRIORITY 11
77#define STM32_CAN_CAN2_IRQ_PRIORITY 11
78
79/*
80 * EXT driver system settings.
81 */
82#define STM32_EXT_EXTI0_IRQ_PRIORITY 6
83#define STM32_EXT_EXTI1_IRQ_PRIORITY 6
84#define STM32_EXT_EXTI2_IRQ_PRIORITY 6
85#define STM32_EXT_EXTI3_IRQ_PRIORITY 6
86#define STM32_EXT_EXTI4_IRQ_PRIORITY 6
87#define STM32_EXT_EXTI5_9_IRQ_PRIORITY 6
88#define STM32_EXT_EXTI10_15_IRQ_PRIORITY 6
89#define STM32_EXT_EXTI16_IRQ_PRIORITY 6
90#define STM32_EXT_EXTI17_IRQ_PRIORITY 6
91#define STM32_EXT_EXTI18_IRQ_PRIORITY 6
92#define STM32_EXT_EXTI19_IRQ_PRIORITY 6
93
94/*
95 * GPT driver system settings.
96 */
97#define STM32_GPT_USE_TIM1 FALSE
98#define STM32_GPT_USE_TIM2 FALSE
99#define STM32_GPT_USE_TIM3 FALSE
100#define STM32_GPT_USE_TIM4 FALSE
101#define STM32_GPT_USE_TIM5 FALSE
102#define STM32_GPT_USE_TIM8 FALSE
103#define STM32_GPT_TIM1_IRQ_PRIORITY 7
104#define STM32_GPT_TIM2_IRQ_PRIORITY 7
105#define STM32_GPT_TIM3_IRQ_PRIORITY 7
106#define STM32_GPT_TIM4_IRQ_PRIORITY 7
107#define STM32_GPT_TIM5_IRQ_PRIORITY 7
108#define STM32_GPT_TIM8_IRQ_PRIORITY 7
109
110/*
111 * I2C driver system settings.
112 */
113#define STM32_I2C_USE_I2C1 FALSE
114#define STM32_I2C_USE_I2C2 FALSE
115#define STM32_I2C_BUSY_TIMEOUT 50
116#define STM32_I2C_I2C1_IRQ_PRIORITY 5
117#define STM32_I2C_I2C2_IRQ_PRIORITY 5
118#define STM32_I2C_I2C1_DMA_PRIORITY 3
119#define STM32_I2C_I2C2_DMA_PRIORITY 3
120#define STM32_I2C_I2C1_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
121#define STM32_I2C_I2C2_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
122
123/*
124 * ICU driver system settings.
125 */
126#define STM32_ICU_USE_TIM1 FALSE
127#define STM32_ICU_USE_TIM2 FALSE
128#define STM32_ICU_USE_TIM3 FALSE
129#define STM32_ICU_USE_TIM4 FALSE
130#define STM32_ICU_USE_TIM5 FALSE
131#define STM32_ICU_USE_TIM8 FALSE
132#define STM32_ICU_TIM1_IRQ_PRIORITY 7
133#define STM32_ICU_TIM2_IRQ_PRIORITY 7
134#define STM32_ICU_TIM3_IRQ_PRIORITY 7
135#define STM32_ICU_TIM4_IRQ_PRIORITY 7
136#define STM32_ICU_TIM5_IRQ_PRIORITY 7
137#define STM32_ICU_TIM8_IRQ_PRIORITY 7
138
139/*
140 * PWM driver system settings.
141 */
142#define STM32_PWM_USE_ADVANCED FALSE
143#define STM32_PWM_USE_TIM1 FALSE
144#define STM32_PWM_USE_TIM2 FALSE
145#define STM32_PWM_USE_TIM3 FALSE
146#define STM32_PWM_USE_TIM4 FALSE
147#define STM32_PWM_USE_TIM5 FALSE
148#define STM32_PWM_USE_TIM8 FALSE
149#define STM32_PWM_TIM1_IRQ_PRIORITY 7
150#define STM32_PWM_TIM2_IRQ_PRIORITY 7
151#define STM32_PWM_TIM3_IRQ_PRIORITY 7
152#define STM32_PWM_TIM4_IRQ_PRIORITY 7
153#define STM32_PWM_TIM5_IRQ_PRIORITY 7
154#define STM32_PWM_TIM8_IRQ_PRIORITY 7
155
156/*
157 * RTC driver system settings.
158 */
159#define STM32_RTC_IRQ_PRIORITY 15
160
161/*
162 * SERIAL driver system settings.
163 */
164#define STM32_SERIAL_USE_USART1 TRUE
165#define STM32_SERIAL_USE_USART2 FALSE
166#define STM32_SERIAL_USE_USART3 FALSE
167#define STM32_SERIAL_USE_UART4 FALSE
168#define STM32_SERIAL_USE_UART5 FALSE
169#define STM32_SERIAL_USART1_PRIORITY 12
170#define STM32_SERIAL_USART2_PRIORITY 12
171#define STM32_SERIAL_USART3_PRIORITY 12
172#define STM32_SERIAL_UART4_PRIORITY 12
173#define STM32_SERIAL_UART5_PRIORITY 12
174
175/*
176 * SPI driver system settings.
177 */
178#define STM32_SPI_USE_SPI1 FALSE
179#define STM32_SPI_USE_SPI2 FALSE
180#define STM32_SPI_USE_SPI3 TRUE
181#define STM32_SPI_SPI1_DMA_PRIORITY 1
182#define STM32_SPI_SPI2_DMA_PRIORITY 1
183#define STM32_SPI_SPI3_DMA_PRIORITY 1
184#define STM32_SPI_SPI1_IRQ_PRIORITY 10
185#define STM32_SPI_SPI2_IRQ_PRIORITY 10
186#define STM32_SPI_SPI3_IRQ_PRIORITY 10
187#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
188
189/*
190 * ST driver system settings.
191 */
192#define STM32_ST_IRQ_PRIORITY 8
193#define STM32_ST_USE_TIMER 2
194
195/*
196 * UART driver system settings.
197 */
198#define STM32_UART_USE_USART1 FALSE
199#define STM32_UART_USE_USART2 FALSE
200#define STM32_UART_USE_USART3 FALSE
201#define STM32_UART_USART1_IRQ_PRIORITY 12
202#define STM32_UART_USART2_IRQ_PRIORITY 12
203#define STM32_UART_USART3_IRQ_PRIORITY 12
204#define STM32_UART_USART1_DMA_PRIORITY 0
205#define STM32_UART_USART2_DMA_PRIORITY 0
206#define STM32_UART_USART3_DMA_PRIORITY 0
207#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
208
209/*
210 * USB driver system settings.
211 */
212#define STM32_USB_USE_OTG1 TRUE
213#define STM32_USB_OTG1_IRQ_PRIORITY 14
214#define STM32_USB_OTG1_RX_FIFO_SIZE 512
215#define STM32_USB_OTG_THREAD_PRIO LOWPRIO
216#define STM32_USB_OTG_THREAD_STACK_SIZE 128
217#define STM32_USB_OTGFIFO_FILL_BASEPRI 0
218
219/*
220 * WDG driver system settings.
221 */
222#define STM32_WDG_USE_IWDG FALSE
223
224#endif /* MCUCONF_H */