aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h253
1 files changed, 253 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h
new file mode 100644
index 000000000..563496491
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32F302R8-NUCLEO64/cfg/mcuconf.h
@@ -0,0 +1,253 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F3xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F3xx_MCUCONF
35
36/*
37 * HAL driver system settings.
38 */
39#define STM32_NO_INIT FALSE
40#define STM32_PVD_ENABLE FALSE
41#define STM32_PLS STM32_PLS_LEV0
42#define STM32_HSI_ENABLED TRUE
43#define STM32_LSI_ENABLED TRUE
44#define STM32_HSE_ENABLED TRUE
45#define STM32_LSE_ENABLED FALSE
46#define STM32_SW STM32_SW_PLL
47#define STM32_PLLSRC STM32_PLLSRC_HSE
48#define STM32_PREDIV_VALUE 1
49#define STM32_PLLMUL_VALUE 9
50#define STM32_HPRE STM32_HPRE_DIV1
51#define STM32_PPRE1 STM32_PPRE1_DIV2
52#define STM32_PPRE2 STM32_PPRE2_DIV2
53#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
54#define STM32_ADC12PRES STM32_ADC12PRES_DIV1
55#define STM32_ADC34PRES STM32_ADC34PRES_DIV1
56#define STM32_USART1SW STM32_USART1SW_PCLK
57#define STM32_USART2SW STM32_USART2SW_PCLK
58#define STM32_USART3SW STM32_USART3SW_PCLK
59#define STM32_UART4SW STM32_UART4SW_PCLK
60#define STM32_UART5SW STM32_UART5SW_PCLK
61#define STM32_I2C1SW STM32_I2C1SW_SYSCLK
62#define STM32_I2C2SW STM32_I2C2SW_SYSCLK
63#define STM32_TIM1SW STM32_TIM1SW_PCLK2
64#define STM32_TIM8SW STM32_TIM8SW_PCLK2
65#define STM32_RTCSEL STM32_RTCSEL_LSI
66#define STM32_USB_CLOCK_REQUIRED TRUE
67#define STM32_USBPRE STM32_USBPRE_DIV1P5
68
69/*
70 * IRQ system settings.
71 */
72#define STM32_IRQ_EXTI0_PRIORITY 6
73#define STM32_IRQ_EXTI1_PRIORITY 6
74#define STM32_IRQ_EXTI2_PRIORITY 6
75#define STM32_IRQ_EXTI3_PRIORITY 6
76#define STM32_IRQ_EXTI4_PRIORITY 6
77#define STM32_IRQ_EXTI5_9_PRIORITY 6
78#define STM32_IRQ_EXTI10_15_PRIORITY 6
79#define STM32_IRQ_EXTI16_PRIORITY 6
80#define STM32_IRQ_EXTI17_PRIORITY 6
81#define STM32_IRQ_EXTI18_PRIORITY 6
82#define STM32_IRQ_EXTI19_PRIORITY 6
83#define STM32_IRQ_EXTI20_PRIORITY 6
84#define STM32_IRQ_EXTI21_22_29_PRIORITY 6
85#define STM32_IRQ_EXTI30_32_PRIORITY 6
86#define STM32_IRQ_EXTI33_PRIORITY 6
87
88/*
89 * ADC driver system settings.
90 */
91#define STM32_ADC_DUAL_MODE FALSE
92#define STM32_ADC_COMPACT_SAMPLES FALSE
93#define STM32_ADC_USE_ADC1 FALSE
94#define STM32_ADC_USE_ADC2 FALSE
95#define STM32_ADC_USE_ADC3 FALSE
96#define STM32_ADC_USE_ADC4 FALSE
97#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
98#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
99#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
100#define STM32_ADC_ADC4_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
101#define STM32_ADC_ADC1_DMA_PRIORITY 2
102#define STM32_ADC_ADC2_DMA_PRIORITY 2
103#define STM32_ADC_ADC3_DMA_PRIORITY 2
104#define STM32_ADC_ADC4_DMA_PRIORITY 2
105#define STM32_ADC_ADC12_IRQ_PRIORITY 5
106#define STM32_ADC_ADC3_IRQ_PRIORITY 5
107#define STM32_ADC_ADC4_IRQ_PRIORITY 5
108#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
109#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
110#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5
111#define STM32_ADC_ADC4_DMA_IRQ_PRIORITY 5
112#define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
113#define STM32_ADC_ADC34_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
114
115/*
116 * CAN driver system settings.
117 */
118#define STM32_CAN_USE_CAN1 FALSE
119#define STM32_CAN_CAN1_IRQ_PRIORITY 11
120
121/*
122 * DAC driver system settings.
123 */
124#define STM32_DAC_DUAL_MODE FALSE
125#define STM32_DAC_USE_DAC1_CH1 FALSE
126#define STM32_DAC_USE_DAC1_CH2 FALSE
127#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
128#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
129#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
130#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
131
132/*
133 * GPT driver system settings.
134 */
135#define STM32_GPT_USE_TIM1 FALSE
136#define STM32_GPT_USE_TIM2 FALSE
137#define STM32_GPT_USE_TIM3 FALSE
138#define STM32_GPT_USE_TIM4 FALSE
139#define STM32_GPT_USE_TIM6 FALSE
140#define STM32_GPT_USE_TIM7 FALSE
141#define STM32_GPT_USE_TIM8 FALSE
142#define STM32_GPT_TIM1_IRQ_PRIORITY 7
143#define STM32_GPT_TIM2_IRQ_PRIORITY 7
144#define STM32_GPT_TIM3_IRQ_PRIORITY 7
145#define STM32_GPT_TIM4_IRQ_PRIORITY 7
146#define STM32_GPT_TIM6_IRQ_PRIORITY 7
147#define STM32_GPT_TIM7_IRQ_PRIORITY 7
148#define STM32_GPT_TIM8_IRQ_PRIORITY 7
149
150/*
151 * I2C driver system settings.
152 */
153#define STM32_I2C_USE_I2C1 FALSE
154#define STM32_I2C_USE_I2C2 FALSE
155#define STM32_I2C_BUSY_TIMEOUT 50
156#define STM32_I2C_I2C1_IRQ_PRIORITY 10
157#define STM32_I2C_I2C2_IRQ_PRIORITY 10
158#define STM32_I2C_USE_DMA TRUE
159#define STM32_I2C_I2C1_DMA_PRIORITY 1
160#define STM32_I2C_I2C2_DMA_PRIORITY 1
161#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
162
163/*
164 * ICU driver system settings.
165 */
166#define STM32_ICU_USE_TIM1 FALSE
167#define STM32_ICU_USE_TIM2 FALSE
168#define STM32_ICU_USE_TIM3 FALSE
169#define STM32_ICU_USE_TIM4 FALSE
170#define STM32_ICU_USE_TIM8 FALSE
171#define STM32_ICU_TIM1_IRQ_PRIORITY 7
172#define STM32_ICU_TIM2_IRQ_PRIORITY 7
173#define STM32_ICU_TIM3_IRQ_PRIORITY 7
174#define STM32_ICU_TIM4_IRQ_PRIORITY 7
175#define STM32_ICU_TIM8_IRQ_PRIORITY 7
176
177/*
178 * PWM driver system settings.
179 */
180#define STM32_PWM_USE_ADVANCED FALSE
181#define STM32_PWM_USE_TIM1 FALSE
182#define STM32_PWM_USE_TIM2 FALSE
183#define STM32_PWM_USE_TIM3 FALSE
184#define STM32_PWM_USE_TIM4 FALSE
185#define STM32_PWM_USE_TIM8 FALSE
186#define STM32_PWM_TIM1_IRQ_PRIORITY 7
187#define STM32_PWM_TIM2_IRQ_PRIORITY 7
188#define STM32_PWM_TIM3_IRQ_PRIORITY 7
189#define STM32_PWM_TIM4_IRQ_PRIORITY 7
190#define STM32_PWM_TIM8_IRQ_PRIORITY 7
191
192/*
193 * SERIAL driver system settings.
194 */
195#define STM32_SERIAL_USE_USART1 FALSE
196#define STM32_SERIAL_USE_USART2 TRUE
197#define STM32_SERIAL_USE_USART3 FALSE
198#define STM32_SERIAL_USE_UART4 FALSE
199#define STM32_SERIAL_USE_UART5 FALSE
200#define STM32_SERIAL_USART1_PRIORITY 12
201#define STM32_SERIAL_USART2_PRIORITY 12
202#define STM32_SERIAL_USART3_PRIORITY 12
203#define STM32_SERIAL_UART4_PRIORITY 12
204#define STM32_SERIAL_UART5_PRIORITY 12
205
206/*
207 * SPI driver system settings.
208 */
209#define STM32_SPI_USE_SPI1 FALSE
210#define STM32_SPI_USE_SPI2 FALSE
211#define STM32_SPI_USE_SPI3 FALSE
212#define STM32_SPI_SPI1_DMA_PRIORITY 1
213#define STM32_SPI_SPI2_DMA_PRIORITY 1
214#define STM32_SPI_SPI3_DMA_PRIORITY 1
215#define STM32_SPI_SPI1_IRQ_PRIORITY 10
216#define STM32_SPI_SPI2_IRQ_PRIORITY 10
217#define STM32_SPI_SPI3_IRQ_PRIORITY 10
218#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
219
220/*
221 * ST driver system settings.
222 */
223#define STM32_ST_IRQ_PRIORITY 8
224#define STM32_ST_USE_TIMER 2
225
226/*
227 * UART driver system settings.
228 */
229#define STM32_UART_USE_USART1 FALSE
230#define STM32_UART_USE_USART2 FALSE
231#define STM32_UART_USE_USART3 FALSE
232#define STM32_UART_USART1_IRQ_PRIORITY 12
233#define STM32_UART_USART2_IRQ_PRIORITY 12
234#define STM32_UART_USART3_IRQ_PRIORITY 12
235#define STM32_UART_USART1_DMA_PRIORITY 0
236#define STM32_UART_USART2_DMA_PRIORITY 0
237#define STM32_UART_USART3_DMA_PRIORITY 0
238#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
239
240/*
241 * USB driver system settings.
242 */
243#define STM32_USB_USE_USB1 FALSE
244#define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
245#define STM32_USB_USB1_HP_IRQ_PRIORITY 13
246#define STM32_USB_USB1_LP_IRQ_PRIORITY 14
247
248/*
249 * WDG driver system settings.
250 */
251#define STM32_WDG_USE_IWDG FALSE
252
253#endif /* MCUCONF_H */