aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h285
1 files changed, 285 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h
new file mode 100644
index 000000000..69a755fc8
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32F303-DISCOVERY/cfg/mcuconf.h
@@ -0,0 +1,285 @@
1/*
2 ChibiOS - Copyright (C) 2006..2020 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F3xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F3xx_MCUCONF
35#define STM32F303_MCUCONF
36
37/*
38 * HAL driver system settings.
39 */
40#define STM32_NO_INIT FALSE
41#define STM32_PVD_ENABLE FALSE
42#define STM32_PLS STM32_PLS_LEV0
43#define STM32_HSI_ENABLED TRUE
44#define STM32_LSI_ENABLED TRUE
45#define STM32_HSE_ENABLED TRUE
46#define STM32_LSE_ENABLED FALSE
47#define STM32_SW STM32_SW_PLL
48#define STM32_PLLSRC STM32_PLLSRC_HSE
49#define STM32_PREDIV_VALUE 1
50#define STM32_PLLMUL_VALUE 9
51#define STM32_HPRE STM32_HPRE_DIV1
52#define STM32_PPRE1 STM32_PPRE1_DIV2
53#define STM32_PPRE2 STM32_PPRE2_DIV2
54#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
55#define STM32_ADC12PRES STM32_ADC12PRES_DIV1
56#define STM32_ADC34PRES STM32_ADC34PRES_DIV1
57#define STM32_USART1SW STM32_USART1SW_PCLK
58#define STM32_USART2SW STM32_USART2SW_PCLK
59#define STM32_USART3SW STM32_USART3SW_PCLK
60#define STM32_UART4SW STM32_UART4SW_PCLK
61#define STM32_UART5SW STM32_UART5SW_PCLK
62#define STM32_I2C1SW STM32_I2C1SW_SYSCLK
63#define STM32_I2C2SW STM32_I2C2SW_SYSCLK
64#define STM32_TIM1SW STM32_TIM1SW_PCLK2
65#define STM32_TIM8SW STM32_TIM8SW_PCLK2
66#define STM32_RTCSEL STM32_RTCSEL_LSI
67#define STM32_USB_CLOCK_REQUIRED TRUE
68#define STM32_USBPRE STM32_USBPRE_DIV1P5
69
70/*
71 * IRQ system settings.
72 */
73#define STM32_IRQ_EXTI0_PRIORITY 6
74#define STM32_IRQ_EXTI1_PRIORITY 6
75#define STM32_IRQ_EXTI2_PRIORITY 6
76#define STM32_IRQ_EXTI3_PRIORITY 6
77#define STM32_IRQ_EXTI4_PRIORITY 6
78#define STM32_IRQ_EXTI5_9_PRIORITY 6
79#define STM32_IRQ_EXTI10_15_PRIORITY 6
80#define STM32_IRQ_EXTI16_PRIORITY 6
81#define STM32_IRQ_EXTI17_PRIORITY 6
82#define STM32_IRQ_EXTI18_PRIORITY 6
83#define STM32_IRQ_EXTI19_PRIORITY 6
84#define STM32_IRQ_EXTI20_PRIORITY 6
85#define STM32_IRQ_EXTI21_22_29_PRIORITY 6
86#define STM32_IRQ_EXTI30_32_PRIORITY 6
87#define STM32_IRQ_EXTI33_PRIORITY 6
88#define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
89#define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
90#define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
91#define STM32_IRQ_TIM1_CC_PRIORITY 7
92
93/*
94 * ADC driver system settings.
95 */
96#define STM32_ADC_DUAL_MODE FALSE
97#define STM32_ADC_COMPACT_SAMPLES FALSE
98#define STM32_ADC_USE_ADC1 FALSE
99#define STM32_ADC_USE_ADC2 FALSE
100#define STM32_ADC_USE_ADC3 FALSE
101#define STM32_ADC_USE_ADC4 FALSE
102#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
103#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
104#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
105#define STM32_ADC_ADC4_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
106#define STM32_ADC_ADC1_DMA_PRIORITY 2
107#define STM32_ADC_ADC2_DMA_PRIORITY 2
108#define STM32_ADC_ADC3_DMA_PRIORITY 2
109#define STM32_ADC_ADC4_DMA_PRIORITY 2
110#define STM32_ADC_ADC12_IRQ_PRIORITY 5
111#define STM32_ADC_ADC3_IRQ_PRIORITY 5
112#define STM32_ADC_ADC4_IRQ_PRIORITY 5
113#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
114#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
115#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5
116#define STM32_ADC_ADC4_DMA_IRQ_PRIORITY 5
117#define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
118#define STM32_ADC_ADC34_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
119
120/*
121 * CAN driver system settings.
122 */
123#define STM32_CAN_USE_CAN1 FALSE
124#define STM32_CAN_CAN1_IRQ_PRIORITY 11
125
126/*
127 * DAC driver system settings.
128 */
129#define STM32_DAC_DUAL_MODE FALSE
130#define STM32_DAC_USE_DAC1_CH1 TRUE
131#define STM32_DAC_USE_DAC1_CH2 TRUE
132#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
133#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
134#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
135#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
136
137/*
138 * GPT driver system settings.
139 */
140#define STM32_GPT_USE_TIM1 FALSE
141#define STM32_GPT_USE_TIM2 FALSE
142#define STM32_GPT_USE_TIM3 FALSE
143#define STM32_GPT_USE_TIM4 FALSE
144#define STM32_GPT_USE_TIM6 FALSE
145#define STM32_GPT_USE_TIM7 FALSE
146#define STM32_GPT_USE_TIM8 FALSE
147#define STM32_GPT_USE_TIM15 FALSE
148#define STM32_GPT_USE_TIM16 FALSE
149#define STM32_GPT_USE_TIM17 FALSE
150#define STM32_GPT_TIM1_IRQ_PRIORITY 7
151#define STM32_GPT_TIM2_IRQ_PRIORITY 7
152#define STM32_GPT_TIM3_IRQ_PRIORITY 7
153#define STM32_GPT_TIM4_IRQ_PRIORITY 7
154#define STM32_GPT_TIM6_IRQ_PRIORITY 7
155#define STM32_GPT_TIM7_IRQ_PRIORITY 7
156#define STM32_GPT_TIM8_IRQ_PRIORITY 7
157
158/*
159 * I2C driver system settings.
160 */
161#define STM32_I2C_USE_I2C1 FALSE
162#define STM32_I2C_USE_I2C2 FALSE
163#define STM32_I2C_BUSY_TIMEOUT 50
164#define STM32_I2C_I2C1_IRQ_PRIORITY 10
165#define STM32_I2C_I2C2_IRQ_PRIORITY 10
166#define STM32_I2C_USE_DMA TRUE
167#define STM32_I2C_I2C1_DMA_PRIORITY 1
168#define STM32_I2C_I2C2_DMA_PRIORITY 1
169#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
170
171/*
172 * I2S driver system settings.
173 */
174#define STM32_I2S_USE_SPI2 FALSE
175#define STM32_I2S_USE_SPI3 FALSE
176#define STM32_I2S_SPI2_MODE (STM32_I2S_MODE_MASTER | STM32_I2S_MODE_RX)
177#define STM32_I2S_SPI3_MODE (STM32_I2S_MODE_MASTER | STM32_I2S_MODE_RX)
178#define STM32_I2S_SPI2_IRQ_PRIORITY 10
179#define STM32_I2S_SPI3_IRQ_PRIORITY 10
180#define STM32_I2S_SPI2_DMA_PRIORITY 1
181#define STM32_I2S_SPI3_DMA_PRIORITY 1
182#define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
183
184/*
185 * ICU driver system settings.
186 */
187#define STM32_ICU_USE_TIM1 FALSE
188#define STM32_ICU_USE_TIM2 FALSE
189#define STM32_ICU_USE_TIM3 FALSE
190#define STM32_ICU_USE_TIM4 FALSE
191#define STM32_ICU_USE_TIM8 FALSE
192#define STM32_ICU_USE_TIM15 FALSE
193#define STM32_ICU_TIM1_IRQ_PRIORITY 7
194#define STM32_ICU_TIM2_IRQ_PRIORITY 7
195#define STM32_ICU_TIM3_IRQ_PRIORITY 7
196#define STM32_ICU_TIM4_IRQ_PRIORITY 7
197#define STM32_ICU_TIM8_IRQ_PRIORITY 7
198
199/*
200 * PWM driver system settings.
201 */
202#define STM32_PWM_USE_TIM1 FALSE
203#define STM32_PWM_USE_TIM2 FALSE
204#define STM32_PWM_USE_TIM3 FALSE
205#define STM32_PWM_USE_TIM4 FALSE
206#define STM32_PWM_USE_TIM8 FALSE
207#define STM32_PWM_USE_TIM15 FALSE
208#define STM32_PWM_USE_TIM16 FALSE
209#define STM32_PWM_USE_TIM17 FALSE
210#define STM32_PWM_TIM1_IRQ_PRIORITY 7
211#define STM32_PWM_TIM2_IRQ_PRIORITY 7
212#define STM32_PWM_TIM3_IRQ_PRIORITY 7
213#define STM32_PWM_TIM4_IRQ_PRIORITY 7
214#define STM32_PWM_TIM8_IRQ_PRIORITY 7
215
216/*
217 * RTC driver system settings.
218 */
219#define STM32_RTC_PRESA_VALUE 32
220#define STM32_RTC_PRESS_VALUE 1024
221#define STM32_RTC_CR_INIT 0
222#define STM32_RTC_TAMPCR_INIT 0
223
224/*
225 * SERIAL driver system settings.
226 */
227#define STM32_SERIAL_USE_USART1 TRUE
228#define STM32_SERIAL_USE_USART2 FALSE
229#define STM32_SERIAL_USE_USART3 FALSE
230#define STM32_SERIAL_USE_UART4 FALSE
231#define STM32_SERIAL_USE_UART5 FALSE
232#define STM32_SERIAL_USART1_PRIORITY 12
233#define STM32_SERIAL_USART2_PRIORITY 12
234#define STM32_SERIAL_USART3_PRIORITY 12
235#define STM32_SERIAL_UART4_PRIORITY 12
236#define STM32_SERIAL_UART5_PRIORITY 12
237
238/*
239 * SPI driver system settings.
240 */
241#define STM32_SPI_USE_SPI1 FALSE
242#define STM32_SPI_USE_SPI2 FALSE
243#define STM32_SPI_USE_SPI3 FALSE
244#define STM32_SPI_SPI1_DMA_PRIORITY 1
245#define STM32_SPI_SPI2_DMA_PRIORITY 1
246#define STM32_SPI_SPI3_DMA_PRIORITY 1
247#define STM32_SPI_SPI1_IRQ_PRIORITY 10
248#define STM32_SPI_SPI2_IRQ_PRIORITY 10
249#define STM32_SPI_SPI3_IRQ_PRIORITY 10
250#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
251
252/*
253 * ST driver system settings.
254 */
255#define STM32_ST_IRQ_PRIORITY 8
256#define STM32_ST_USE_TIMER 2
257
258/*
259 * UART driver system settings.
260 */
261#define STM32_UART_USE_USART1 FALSE
262#define STM32_UART_USE_USART2 FALSE
263#define STM32_UART_USE_USART3 FALSE
264#define STM32_UART_USART1_IRQ_PRIORITY 12
265#define STM32_UART_USART2_IRQ_PRIORITY 12
266#define STM32_UART_USART3_IRQ_PRIORITY 12
267#define STM32_UART_USART1_DMA_PRIORITY 0
268#define STM32_UART_USART2_DMA_PRIORITY 0
269#define STM32_UART_USART3_DMA_PRIORITY 0
270#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
271
272/*
273 * USB driver system settings.
274 */
275#define STM32_USB_USE_USB1 FALSE
276#define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
277#define STM32_USB_USB1_HP_IRQ_PRIORITY 13
278#define STM32_USB_USB1_LP_IRQ_PRIORITY 14
279
280/*
281 * WDG driver system settings.
282 */
283#define STM32_WDG_USE_IWDG FALSE
284
285#endif /* MCUCONF_H */