aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h205
1 files changed, 205 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h
new file mode 100644
index 000000000..29839c144
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32F334R8-NUCLEO64/cfg/mcuconf.h
@@ -0,0 +1,205 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F3xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F3xx_MCUCONF
35
36/*
37 * HAL driver system settings.
38 */
39#define STM32_NO_INIT FALSE
40#define STM32_PVD_ENABLE FALSE
41#define STM32_PLS STM32_PLS_LEV0
42#define STM32_HSI_ENABLED TRUE
43#define STM32_LSI_ENABLED TRUE
44#define STM32_HSE_ENABLED FALSE
45#define STM32_LSE_ENABLED FALSE
46#define STM32_SW STM32_SW_PLL
47#define STM32_PLLSRC STM32_PLLSRC_HSI
48#define STM32_PREDIV_VALUE 1
49#define STM32_PLLMUL_VALUE 9
50#define STM32_HPRE STM32_HPRE_DIV1
51#define STM32_PPRE1 STM32_PPRE1_DIV2
52#define STM32_PPRE2 STM32_PPRE2_DIV2
53#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
54#define STM32_ADC12PRES STM32_ADC12PRES_DIV1
55#define STM32_USART1SW STM32_USART1SW_PCLK
56#define STM32_USART2SW STM32_USART2SW_PCLK
57#define STM32_USART3SW STM32_USART3SW_PCLK
58#define STM32_I2C1SW STM32_I2C1SW_SYSCLK
59#define STM32_TIM1SW STM32_TIM1SW_PCLK2
60#define STM32_RTCSEL STM32_RTCSEL_LSI
61
62/*
63 * IRQ system settings.
64 */
65#define STM32_IRQ_EXTI0_PRIORITY 6
66#define STM32_IRQ_EXTI1_PRIORITY 6
67#define STM32_IRQ_EXTI2_PRIORITY 6
68#define STM32_IRQ_EXTI3_PRIORITY 6
69#define STM32_IRQ_EXTI4_PRIORITY 6
70#define STM32_IRQ_EXTI5_9_PRIORITY 6
71#define STM32_IRQ_EXTI10_15_PRIORITY 6
72#define STM32_IRQ_EXTI16_PRIORITY 6
73#define STM32_IRQ_EXTI17_PRIORITY 6
74#define STM32_IRQ_EXTI18_PRIORITY 6
75#define STM32_IRQ_EXTI19_PRIORITY 6
76#define STM32_IRQ_EXTI20_PRIORITY 6
77#define STM32_IRQ_EXTI21_22_29_PRIORITY 6
78#define STM32_IRQ_EXTI30_32_PRIORITY 6
79#define STM32_IRQ_EXTI33_PRIORITY 6
80
81/*
82 * ADC driver system settings.
83 */
84#define STM32_ADC_DUAL_MODE FALSE
85#define STM32_ADC_COMPACT_SAMPLES FALSE
86#define STM32_ADC_USE_ADC1 FALSE
87#define STM32_ADC_USE_ADC2 FALSE
88#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
89#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
90#define STM32_ADC_ADC1_DMA_PRIORITY 2
91#define STM32_ADC_ADC2_DMA_PRIORITY 2
92#define STM32_ADC_ADC12_IRQ_PRIORITY 5
93#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
94#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
95#define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
96
97/*
98 * CAN driver system settings.
99 */
100#define STM32_CAN_USE_CAN1 FALSE
101#define STM32_CAN_CAN1_IRQ_PRIORITY 11
102
103/*
104 * DAC driver system settings.
105 */
106#define STM32_DAC_DUAL_MODE FALSE
107#define STM32_DAC_USE_DAC1_CH1 TRUE
108#define STM32_DAC_USE_DAC1_CH2 TRUE
109#define STM32_DAC_USE_DAC2_CH1 TRUE
110#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
111#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
112#define STM32_DAC_DAC2_CH1_IRQ_PRIORITY 10
113#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
114#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
115#define STM32_DAC_DAC2_CH1_DMA_PRIORITY 2
116
117/*
118 * GPT driver system settings.
119 */
120#define STM32_GPT_USE_TIM1 FALSE
121#define STM32_GPT_USE_TIM2 FALSE
122#define STM32_GPT_USE_TIM3 FALSE
123#define STM32_GPT_USE_TIM6 FALSE
124#define STM32_GPT_USE_TIM7 FALSE
125#define STM32_GPT_TIM1_IRQ_PRIORITY 7
126#define STM32_GPT_TIM2_IRQ_PRIORITY 7
127#define STM32_GPT_TIM3_IRQ_PRIORITY 7
128#define STM32_GPT_TIM6_IRQ_PRIORITY 7
129#define STM32_GPT_TIM7_IRQ_PRIORITY 7
130
131/*
132 * I2C driver system settings.
133 */
134#define STM32_I2C_USE_I2C1 FALSE
135#define STM32_I2C_BUSY_TIMEOUT 50
136#define STM32_I2C_I2C1_IRQ_PRIORITY 10
137#define STM32_I2C_USE_DMA TRUE
138#define STM32_I2C_I2C1_DMA_PRIORITY 1
139#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
140
141/*
142 * ICU driver system settings.
143 */
144#define STM32_ICU_USE_TIM1 FALSE
145#define STM32_ICU_USE_TIM2 FALSE
146#define STM32_ICU_USE_TIM3 FALSE
147#define STM32_ICU_TIM1_IRQ_PRIORITY 7
148#define STM32_ICU_TIM2_IRQ_PRIORITY 7
149#define STM32_ICU_TIM3_IRQ_PRIORITY 7
150
151/*
152 * PWM driver system settings.
153 */
154#define STM32_PWM_USE_ADVANCED FALSE
155#define STM32_PWM_USE_TIM1 FALSE
156#define STM32_PWM_USE_TIM2 FALSE
157#define STM32_PWM_USE_TIM3 FALSE
158#define STM32_PWM_TIM1_IRQ_PRIORITY 7
159#define STM32_PWM_TIM2_IRQ_PRIORITY 7
160#define STM32_PWM_TIM3_IRQ_PRIORITY 7
161
162/*
163 * SERIAL driver system settings.
164 */
165#define STM32_SERIAL_USE_USART1 FALSE
166#define STM32_SERIAL_USE_USART2 TRUE
167#define STM32_SERIAL_USE_USART3 FALSE
168#define STM32_SERIAL_USART1_PRIORITY 12
169#define STM32_SERIAL_USART2_PRIORITY 12
170#define STM32_SERIAL_USART3_PRIORITY 12
171
172/*
173 * SPI driver system settings.
174 */
175#define STM32_SPI_USE_SPI1 FALSE
176#define STM32_SPI_SPI1_DMA_PRIORITY 1
177#define STM32_SPI_SPI1_IRQ_PRIORITY 10
178#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
179
180/*
181 * ST driver system settings.
182 */
183#define STM32_ST_IRQ_PRIORITY 8
184#define STM32_ST_USE_TIMER 2
185
186/*
187 * UART driver system settings.
188 */
189#define STM32_UART_USE_USART1 FALSE
190#define STM32_UART_USE_USART2 FALSE
191#define STM32_UART_USE_USART3 FALSE
192#define STM32_UART_USART1_IRQ_PRIORITY 12
193#define STM32_UART_USART2_IRQ_PRIORITY 12
194#define STM32_UART_USART3_IRQ_PRIORITY 12
195#define STM32_UART_USART1_DMA_PRIORITY 0
196#define STM32_UART_USART2_DMA_PRIORITY 0
197#define STM32_UART_USART3_DMA_PRIORITY 0
198#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
199
200/*
201 * WDG driver system settings.
202 */
203#define STM32_WDG_USE_IWDG FALSE
204
205#endif /* MCUCONF_H */