aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h381
1 files changed, 381 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h
new file mode 100644
index 000000000..fa46285a5
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32F722ZE-NUCLEO144/cfg/mcuconf.h
@@ -0,0 +1,381 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F7xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F7xx_MCUCONF
35#define STM32F722_MCUCONF
36#define STM32F732_MCUCONF
37#define STM32F723_MCUCONF
38#define STM32F733_MCUCONF
39
40/*
41 * HAL driver system settings.
42 */
43#define STM32_NO_INIT FALSE
44#define STM32_PVD_ENABLE FALSE
45#define STM32_PLS STM32_PLS_LEV0
46#define STM32_BKPRAM_ENABLE FALSE
47#define STM32_HSI_ENABLED TRUE
48#define STM32_LSI_ENABLED FALSE
49#define STM32_HSE_ENABLED TRUE
50#define STM32_LSE_ENABLED TRUE
51#define STM32_CLOCK48_REQUIRED TRUE
52#define STM32_SW STM32_SW_PLL
53#define STM32_PLLSRC STM32_PLLSRC_HSE
54#define STM32_PLLM_VALUE 8
55#define STM32_PLLN_VALUE 432
56#define STM32_PLLP_VALUE 2
57#define STM32_PLLQ_VALUE 9
58#define STM32_HPRE STM32_HPRE_DIV1
59#define STM32_PPRE1 STM32_PPRE1_DIV4
60#define STM32_PPRE2 STM32_PPRE2_DIV2
61#define STM32_RTCSEL STM32_RTCSEL_LSE
62#define STM32_RTCPRE_VALUE 25
63#define STM32_MCO1SEL STM32_MCO1SEL_HSI
64#define STM32_MCO1PRE STM32_MCO1PRE_DIV1
65#define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
66#define STM32_MCO2PRE STM32_MCO2PRE_DIV4
67#define STM32_TIMPRE_ENABLE FALSE
68#define STM32_I2SSRC STM32_I2SSRC_OFF
69#define STM32_PLLI2SN_VALUE 192
70#define STM32_PLLI2SP_VALUE 4
71#define STM32_PLLI2SQ_VALUE 4
72#define STM32_PLLI2SR_VALUE 4
73#define STM32_PLLI2SDIVQ_VALUE 2
74#define STM32_PLLSAIN_VALUE 192
75#define STM32_PLLSAIP_VALUE 4
76#define STM32_PLLSAIQ_VALUE 4
77#define STM32_PLLSAIR_VALUE 4
78#define STM32_PLLSAIDIVQ_VALUE 2
79#define STM32_PLLSAIDIVR_VALUE 2
80#define STM32_SAI1SEL STM32_SAI1SEL_OFF
81#define STM32_SAI2SEL STM32_SAI2SEL_OFF
82#define STM32_LCDTFT_REQUIRED FALSE
83#define STM32_USART1SEL STM32_USART1SEL_PCLK2
84#define STM32_USART2SEL STM32_USART2SEL_PCLK1
85#define STM32_USART3SEL STM32_USART3SEL_PCLK1
86#define STM32_UART4SEL STM32_UART4SEL_PCLK1
87#define STM32_UART5SEL STM32_UART5SEL_PCLK1
88#define STM32_USART6SEL STM32_USART6SEL_PCLK2
89#define STM32_UART7SEL STM32_UART7SEL_PCLK1
90#define STM32_UART8SEL STM32_UART8SEL_PCLK1
91#define STM32_I2C1SEL STM32_I2C1SEL_PCLK1
92#define STM32_I2C2SEL STM32_I2C2SEL_PCLK1
93#define STM32_I2C3SEL STM32_I2C3SEL_PCLK1
94#define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
95#define STM32_CK48MSEL STM32_CK48MSEL_PLL
96#define STM32_SDMMC1SEL STM32_SDMMC1SEL_PLL48CLK
97#define STM32_SDMMC2SEL STM32_SDMMC2SEL_PLL48CLK
98#define STM32_SRAM2_NOCACHE FALSE
99
100/*
101 * IRQ system settings.
102 */
103#define STM32_IRQ_EXTI0_PRIORITY 6
104#define STM32_IRQ_EXTI1_PRIORITY 6
105#define STM32_IRQ_EXTI2_PRIORITY 6
106#define STM32_IRQ_EXTI3_PRIORITY 6
107#define STM32_IRQ_EXTI4_PRIORITY 6
108#define STM32_IRQ_EXTI5_9_PRIORITY 6
109#define STM32_IRQ_EXTI10_15_PRIORITY 6
110#define STM32_IRQ_EXTI16_PRIORITY 6
111#define STM32_IRQ_EXTI17_PRIORITY 6
112#define STM32_IRQ_EXTI18_PRIORITY 6
113#define STM32_IRQ_EXTI19_PRIORITY 6
114#define STM32_IRQ_EXTI20_PRIORITY 6
115#define STM32_IRQ_EXTI21_PRIORITY 6
116#define STM32_IRQ_EXTI22_PRIORITY 6
117#define STM32_IRQ_EXTI23_PRIORITY 6
118
119#define STM32_IRQ_TIM1_BRK_TIM9_PRIORITY 7
120#define STM32_IRQ_TIM1_UP_TIM10_PRIORITY 7
121#define STM32_IRQ_TIM1_TRGCO_TIM11_PRIORITY 7
122#define STM32_IRQ_TIM1_CC_PRIORITY 7
123#define STM32_IRQ_TIM2_PRIORITY 7
124#define STM32_IRQ_TIM3_PRIORITY 7
125#define STM32_IRQ_TIM4_PRIORITY 7
126#define STM32_IRQ_TIM5_PRIORITY 7
127#define STM32_IRQ_TIM6_PRIORITY 7
128#define STM32_IRQ_TIM7_PRIORITY 7
129#define STM32_IRQ_TIM8_BRK_TIM12_PRIORITY 7
130#define STM32_IRQ_TIM8_UP_TIM13_PRIORITY 7
131#define STM32_IRQ_TIM8_TRGCO_TIM14_PRIORITY 7
132#define STM32_IRQ_TIM8_CC_PRIORITY 7
133
134#define STM32_IRQ_USART1_PRIORITY 12
135#define STM32_IRQ_USART2_PRIORITY 12
136#define STM32_IRQ_USART3_PRIORITY 12
137#define STM32_IRQ_UART4_PRIORITY 12
138#define STM32_IRQ_UART5_PRIORITY 12
139#define STM32_IRQ_USART6_PRIORITY 12
140#define STM32_IRQ_UART7_PRIORITY 12
141#define STM32_IRQ_UART8_PRIORITY 12
142
143/*
144 * ADC driver system settings.
145 */
146#define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
147#define STM32_ADC_USE_ADC1 FALSE
148#define STM32_ADC_USE_ADC2 FALSE
149#define STM32_ADC_USE_ADC3 FALSE
150#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
151#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
152#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
153#define STM32_ADC_ADC1_DMA_PRIORITY 2
154#define STM32_ADC_ADC2_DMA_PRIORITY 2
155#define STM32_ADC_ADC3_DMA_PRIORITY 2
156#define STM32_ADC_IRQ_PRIORITY 6
157#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
158#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
159#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
160
161/*
162 * CAN driver system settings.
163 */
164#define STM32_CAN_USE_CAN1 FALSE
165#define STM32_CAN_CAN1_IRQ_PRIORITY 11
166
167/*
168 * DAC driver system settings.
169 */
170#define STM32_DAC_DUAL_MODE FALSE
171#define STM32_DAC_USE_DAC1_CH1 FALSE
172#define STM32_DAC_USE_DAC1_CH2 FALSE
173#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
174#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
175#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
176#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
177#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
178#define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
179
180/*
181 * GPT driver system settings.
182 */
183#define STM32_GPT_USE_TIM1 FALSE
184#define STM32_GPT_USE_TIM2 FALSE
185#define STM32_GPT_USE_TIM3 FALSE
186#define STM32_GPT_USE_TIM4 FALSE
187#define STM32_GPT_USE_TIM5 FALSE
188#define STM32_GPT_USE_TIM6 FALSE
189#define STM32_GPT_USE_TIM7 FALSE
190#define STM32_GPT_USE_TIM8 FALSE
191#define STM32_GPT_USE_TIM9 FALSE
192#define STM32_GPT_USE_TIM10 FALSE
193#define STM32_GPT_USE_TIM11 FALSE
194#define STM32_GPT_USE_TIM12 FALSE
195#define STM32_GPT_USE_TIM13 FALSE
196#define STM32_GPT_USE_TIM14 FALSE
197
198/*
199 * I2C driver system settings.
200 */
201#define STM32_I2C_USE_I2C1 FALSE
202#define STM32_I2C_USE_I2C2 FALSE
203#define STM32_I2C_USE_I2C3 FALSE
204#define STM32_I2C_BUSY_TIMEOUT 50
205#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
206#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
207#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
208#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
209#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
210#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
211#define STM32_I2C_I2C1_IRQ_PRIORITY 5
212#define STM32_I2C_I2C2_IRQ_PRIORITY 5
213#define STM32_I2C_I2C3_IRQ_PRIORITY 5
214#define STM32_I2C_I2C1_DMA_PRIORITY 3
215#define STM32_I2C_I2C2_DMA_PRIORITY 3
216#define STM32_I2C_I2C3_DMA_PRIORITY 3
217#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
218
219/*
220 * ICU driver system settings.
221 */
222#define STM32_ICU_USE_TIM1 FALSE
223#define STM32_ICU_USE_TIM2 FALSE
224#define STM32_ICU_USE_TIM3 FALSE
225#define STM32_ICU_USE_TIM4 FALSE
226#define STM32_ICU_USE_TIM5 FALSE
227#define STM32_ICU_USE_TIM8 FALSE
228#define STM32_ICU_USE_TIM9 FALSE
229#define STM32_ICU_USE_TIM10 FALSE
230#define STM32_ICU_USE_TIM11 FALSE
231#define STM32_ICU_USE_TIM12 FALSE
232#define STM32_ICU_USE_TIM13 FALSE
233#define STM32_ICU_USE_TIM14 FALSE
234
235/*
236 * PWM driver system settings.
237 */
238#define STM32_PWM_USE_ADVANCED FALSE
239#define STM32_PWM_USE_TIM1 FALSE
240#define STM32_PWM_USE_TIM2 FALSE
241#define STM32_PWM_USE_TIM3 FALSE
242#define STM32_PWM_USE_TIM4 FALSE
243#define STM32_PWM_USE_TIM5 FALSE
244#define STM32_PWM_USE_TIM8 FALSE
245#define STM32_PWM_USE_TIM9 FALSE
246#define STM32_PWM_USE_TIM10 FALSE
247#define STM32_PWM_USE_TIM11 FALSE
248#define STM32_PWM_USE_TIM12 FALSE
249#define STM32_PWM_USE_TIM13 FALSE
250#define STM32_PWM_USE_TIM14 FALSE
251
252/*
253 * RTC driver system settings.
254 */
255#define STM32_RTC_PRESA_VALUE 32
256#define STM32_RTC_PRESS_VALUE 1024
257#define STM32_RTC_CR_INIT 0
258#define STM32_RTC_TAMPCR_INIT 0
259
260/*
261 * SDC driver system settings.
262 */
263#define STM32_SDC_USE_SDMMC1 FALSE
264#define STM32_SDC_USE_SDMMC2 FALSE
265#define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
266#define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
267#define STM32_SDC_SDMMC_READ_TIMEOUT 1000
268#define STM32_SDC_SDMMC_CLOCK_DELAY 10
269#define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
270#define STM32_SDC_SDMMC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
271#define STM32_SDC_SDMMC1_DMA_PRIORITY 3
272#define STM32_SDC_SDMMC2_DMA_PRIORITY 3
273#define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
274#define STM32_SDC_SDMMC2_IRQ_PRIORITY 9
275
276/*
277 * SERIAL driver system settings.
278 */
279#define STM32_SERIAL_USE_USART1 FALSE
280#define STM32_SERIAL_USE_USART2 FALSE
281#define STM32_SERIAL_USE_USART3 TRUE
282#define STM32_SERIAL_USE_UART4 FALSE
283#define STM32_SERIAL_USE_UART5 FALSE
284#define STM32_SERIAL_USE_USART6 FALSE
285#define STM32_SERIAL_USE_UART7 FALSE
286#define STM32_SERIAL_USE_UART8 FALSE
287
288/*
289 * SPI driver system settings.
290 */
291#define STM32_SPI_USE_SPI1 FALSE
292#define STM32_SPI_USE_SPI2 FALSE
293#define STM32_SPI_USE_SPI3 FALSE
294#define STM32_SPI_USE_SPI4 FALSE
295#define STM32_SPI_USE_SPI5 FALSE
296#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
297#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
298#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
299#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
300#define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
301#define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
302#define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
303#define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
304#define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
305#define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
306#define STM32_SPI_SPI1_DMA_PRIORITY 1
307#define STM32_SPI_SPI2_DMA_PRIORITY 1
308#define STM32_SPI_SPI3_DMA_PRIORITY 1
309#define STM32_SPI_SPI4_DMA_PRIORITY 1
310#define STM32_SPI_SPI5_DMA_PRIORITY 1
311#define STM32_SPI_SPI1_IRQ_PRIORITY 10
312#define STM32_SPI_SPI2_IRQ_PRIORITY 10
313#define STM32_SPI_SPI3_IRQ_PRIORITY 10
314#define STM32_SPI_SPI4_IRQ_PRIORITY 10
315#define STM32_SPI_SPI5_IRQ_PRIORITY 10
316#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
317
318/*
319 * ST driver system settings.
320 */
321#define STM32_ST_IRQ_PRIORITY 8
322#define STM32_ST_USE_TIMER 2
323
324/*
325 * TRNG driver system settings.
326 */
327#define STM32_TRNG_USE_RNG1 FALSE
328
329/*
330 * UART driver system settings.
331 */
332#define STM32_UART_USE_USART1 FALSE
333#define STM32_UART_USE_USART2 FALSE
334#define STM32_UART_USE_USART3 FALSE
335#define STM32_UART_USE_UART4 FALSE
336#define STM32_UART_USE_UART5 FALSE
337#define STM32_UART_USE_USART6 FALSE
338#define STM32_UART_USE_UART7 FALSE
339#define STM32_UART_USE_UART8 FALSE
340#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
341#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
342#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
343#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
344#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
345#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
346#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
347#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
348#define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
349#define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
350#define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
351#define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
352#define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
353#define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
354#define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
355#define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
356#define STM32_UART_USART1_DMA_PRIORITY 0
357#define STM32_UART_USART2_DMA_PRIORITY 0
358#define STM32_UART_USART3_DMA_PRIORITY 0
359#define STM32_UART_UART4_DMA_PRIORITY 0
360#define STM32_UART_UART5_DMA_PRIORITY 0
361#define STM32_UART_USART6_DMA_PRIORITY 0
362#define STM32_UART_UART7_DMA_PRIORITY 0
363#define STM32_UART_UART8_DMA_PRIORITY 0
364#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
365
366/*
367 * USB driver system settings.
368 */
369#define STM32_USB_USE_OTG1 FALSE
370#define STM32_USB_USE_OTG2 FALSE
371#define STM32_USB_OTG1_IRQ_PRIORITY 14
372#define STM32_USB_OTG2_IRQ_PRIORITY 14
373#define STM32_USB_OTG1_RX_FIFO_SIZE 512
374#define STM32_USB_OTG2_RX_FIFO_SIZE 1024
375
376/*
377 * WDG driver system settings.
378 */
379#define STM32_WDG_USE_IWDG FALSE
380
381#endif /* MCUCONF_H */