diff options
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32G431RB-NUCLEO64/cfg/mcuconf.h')
-rw-r--r-- | lib/chibios/demos/STM32/RT-STM32G431RB-NUCLEO64/cfg/mcuconf.h | 322 |
1 files changed, 322 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32G431RB-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32G431RB-NUCLEO64/cfg/mcuconf.h new file mode 100644 index 000000000..06a940306 --- /dev/null +++ b/lib/chibios/demos/STM32/RT-STM32G431RB-NUCLEO64/cfg/mcuconf.h | |||
@@ -0,0 +1,322 @@ | |||
1 | /* | ||
2 | ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio | ||
3 | |||
4 | Licensed under the Apache License, Version 2.0 (the "License"); | ||
5 | you may not use this file except in compliance with the License. | ||
6 | You may obtain a copy of the License at | ||
7 | |||
8 | http://www.apache.org/licenses/LICENSE-2.0 | ||
9 | |||
10 | Unless required by applicable law or agreed to in writing, software | ||
11 | distributed under the License is distributed on an "AS IS" BASIS, | ||
12 | WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. | ||
13 | See the License for the specific language governing permissions and | ||
14 | limitations under the License. | ||
15 | */ | ||
16 | |||
17 | /* | ||
18 | * STM32G4xx drivers configuration. | ||
19 | * The following settings override the default settings present in | ||
20 | * the various device driver implementation headers. | ||
21 | * Note that the settings for each driver only have effect if the whole | ||
22 | * driver is enabled in halconf.h. | ||
23 | * | ||
24 | * IRQ priorities: | ||
25 | * 15...0 Lowest...Highest. | ||
26 | * | ||
27 | * DMA priorities: | ||
28 | * 0...3 Lowest...Highest. | ||
29 | */ | ||
30 | |||
31 | #ifndef MCUCONF_H | ||
32 | #define MCUCONF_H | ||
33 | |||
34 | #define STM32G4xx_MCUCONF | ||
35 | #define STM32G431_MCUCONF | ||
36 | #define STM32G441_MCUCONF | ||
37 | |||
38 | /* | ||
39 | * HAL driver system settings. | ||
40 | */ | ||
41 | #define STM32_NO_INIT FALSE | ||
42 | #define STM32_VOS STM32_VOS_RANGE1 | ||
43 | #define STM32_PWR_BOOST TRUE | ||
44 | #define STM32_PWR_CR2 (PWR_CR2_PLS_LEV0) | ||
45 | #define STM32_PWR_CR3 (PWR_CR3_EIWF) | ||
46 | #define STM32_PWR_CR4 (0U) | ||
47 | #define STM32_PWR_PUCRA (0U) | ||
48 | #define STM32_PWR_PDCRA (0U) | ||
49 | #define STM32_PWR_PUCRB (0U) | ||
50 | #define STM32_PWR_PDCRB (0U) | ||
51 | #define STM32_PWR_PUCRC (0U) | ||
52 | #define STM32_PWR_PDCRC (0U) | ||
53 | #define STM32_PWR_PUCRD (0U) | ||
54 | #define STM32_PWR_PDCRD (0U) | ||
55 | #define STM32_PWR_PUCRE (0U) | ||
56 | #define STM32_PWR_PDCRE (0U) | ||
57 | #define STM32_PWR_PUCRF (0U) | ||
58 | #define STM32_PWR_PDCRF (0U) | ||
59 | #define STM32_PWR_PUCRG (0U) | ||
60 | #define STM32_PWR_PDCRG (0U) | ||
61 | #define STM32_HSI16_ENABLED TRUE | ||
62 | #define STM32_HSI48_ENABLED TRUE | ||
63 | #define STM32_HSE_ENABLED TRUE | ||
64 | #define STM32_LSI_ENABLED FALSE | ||
65 | #define STM32_LSE_ENABLED TRUE | ||
66 | #define STM32_SW STM32_SW_PLLRCLK | ||
67 | #define STM32_PLLSRC STM32_PLLSRC_HSE | ||
68 | #define STM32_PLLM_VALUE 6 | ||
69 | #define STM32_PLLN_VALUE 85 | ||
70 | #define STM32_PLLPDIV_VALUE 0 | ||
71 | #define STM32_PLLP_VALUE 7 | ||
72 | #define STM32_PLLQ_VALUE 8 | ||
73 | #define STM32_PLLR_VALUE 2 | ||
74 | #define STM32_HPRE STM32_HPRE_DIV1 | ||
75 | #define STM32_PPRE1 STM32_PPRE1_DIV2 | ||
76 | #define STM32_PPRE2 STM32_PPRE2_DIV1 | ||
77 | #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK | ||
78 | #define STM32_MCOPRE STM32_MCOPRE_DIV1 | ||
79 | #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK | ||
80 | |||
81 | /* | ||
82 | * Peripherals clock sources. | ||
83 | */ | ||
84 | #define STM32_USART1SEL STM32_USART1SEL_SYSCLK | ||
85 | #define STM32_USART2SEL STM32_USART2SEL_SYSCLK | ||
86 | #define STM32_USART3SEL STM32_USART3SEL_SYSCLK | ||
87 | #define STM32_UART4SEL STM32_UART4SEL_SYSCLK | ||
88 | #define STM32_LPUART1SEL STM32_LPUART1SEL_PCLK1 | ||
89 | #define STM32_I2C1SEL STM32_I2C1SEL_PCLK1 | ||
90 | #define STM32_I2C2SEL STM32_I2C2SEL_PCLK1 | ||
91 | #define STM32_I2C3SEL STM32_I2C3SEL_PCLK1 | ||
92 | #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1 | ||
93 | #define STM32_SAI1SEL STM32_SAI1SEL_SYSCLK | ||
94 | #define STM32_I2S23SEL STM32_I2S23SEL_SYSCLK | ||
95 | #define STM32_FDCANSEL STM32_FDCANSEL_HSE | ||
96 | #define STM32_CLK48SEL STM32_CLK48SEL_HSI48 | ||
97 | #define STM32_ADC12SEL STM32_ADC12SEL_PLLPCLK | ||
98 | #define STM32_RTCSEL STM32_RTCSEL_NOCLOCK | ||
99 | |||
100 | /* | ||
101 | * IRQ system settings. | ||
102 | */ | ||
103 | #define STM32_IRQ_EXTI0_PRIORITY 6 | ||
104 | #define STM32_IRQ_EXTI1_PRIORITY 6 | ||
105 | #define STM32_IRQ_EXTI2_PRIORITY 6 | ||
106 | #define STM32_IRQ_EXTI3_PRIORITY 6 | ||
107 | #define STM32_IRQ_EXTI4_PRIORITY 6 | ||
108 | #define STM32_IRQ_EXTI5_9_PRIORITY 6 | ||
109 | #define STM32_IRQ_EXTI10_15_PRIORITY 6 | ||
110 | #define STM32_IRQ_EXTI164041_PRIORITY 6 | ||
111 | #define STM32_IRQ_EXTI17_PRIORITY 6 | ||
112 | #define STM32_IRQ_EXTI18_PRIORITY 6 | ||
113 | #define STM32_IRQ_EXTI19_PRIORITY 6 | ||
114 | #define STM32_IRQ_EXTI20_PRIORITY 6 | ||
115 | #define STM32_IRQ_EXTI212229_PRIORITY 6 | ||
116 | #define STM32_IRQ_EXTI30_32_PRIORITY 6 | ||
117 | #define STM32_IRQ_EXTI33_PRIORITY 6 | ||
118 | |||
119 | #define STM32_IRQ_FDCAN1_PRIORITY 10 | ||
120 | |||
121 | #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7 | ||
122 | #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7 | ||
123 | #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7 | ||
124 | #define STM32_IRQ_TIM1_CC_PRIORITY 7 | ||
125 | #define STM32_IRQ_TIM2_PRIORITY 7 | ||
126 | #define STM32_IRQ_TIM3_PRIORITY 7 | ||
127 | #define STM32_IRQ_TIM4_PRIORITY 7 | ||
128 | #define STM32_IRQ_TIM6_PRIORITY 7 | ||
129 | #define STM32_IRQ_TIM7_PRIORITY 7 | ||
130 | #define STM32_IRQ_TIM8_UP_PRIORITY 7 | ||
131 | #define STM32_IRQ_TIM8_CC_PRIORITY 7 | ||
132 | |||
133 | #define STM32_IRQ_USART1_PRIORITY 12 | ||
134 | #define STM32_IRQ_USART2_PRIORITY 12 | ||
135 | #define STM32_IRQ_USART3_PRIORITY 12 | ||
136 | #define STM32_IRQ_UART4_PRIORITY 12 | ||
137 | #define STM32_IRQ_LPUART1_PRIORITY 12 | ||
138 | |||
139 | /* | ||
140 | * ADC driver system settings. | ||
141 | */ | ||
142 | #define STM32_ADC_DUAL_MODE FALSE | ||
143 | #define STM32_ADC_COMPACT_SAMPLES FALSE | ||
144 | #define STM32_ADC_USE_ADC1 TRUE | ||
145 | #define STM32_ADC_USE_ADC2 TRUE | ||
146 | #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
147 | #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
148 | #define STM32_ADC_ADC1_DMA_PRIORITY 2 | ||
149 | #define STM32_ADC_ADC2_DMA_PRIORITY 2 | ||
150 | #define STM32_ADC_ADC12_IRQ_PRIORITY 5 | ||
151 | #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5 | ||
152 | #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5 | ||
153 | #define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4 | ||
154 | #define STM32_ADC_ADC12_PRESC ADC_CCR_PRESC_DIV2 | ||
155 | |||
156 | /* | ||
157 | * CAN driver system settings. | ||
158 | */ | ||
159 | #define STM32_CAN_USE_FDCAN1 FALSE | ||
160 | |||
161 | /* | ||
162 | * DAC driver system settings. | ||
163 | */ | ||
164 | #define STM32_DAC_DUAL_MODE FALSE | ||
165 | #define STM32_DAC_USE_DAC1_CH1 FALSE | ||
166 | #define STM32_DAC_USE_DAC1_CH2 FALSE | ||
167 | #define STM32_DAC_USE_DAC3_CH1 FALSE | ||
168 | #define STM32_DAC_USE_DAC3_CH2 FALSE | ||
169 | #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10 | ||
170 | #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10 | ||
171 | #define STM32_DAC_DAC3_CH1_IRQ_PRIORITY 10 | ||
172 | #define STM32_DAC_DAC3_CH2_IRQ_PRIORITY 10 | ||
173 | #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2 | ||
174 | #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2 | ||
175 | #define STM32_DAC_DAC3_CH1_DMA_PRIORITY 2 | ||
176 | #define STM32_DAC_DAC3_CH2_DMA_PRIORITY 2 | ||
177 | #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
178 | #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
179 | #define STM32_DAC_DAC3_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
180 | #define STM32_DAC_DAC3_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
181 | |||
182 | /* | ||
183 | * GPT driver system settings. | ||
184 | */ | ||
185 | #define STM32_GPT_USE_TIM1 FALSE | ||
186 | #define STM32_GPT_USE_TIM2 FALSE | ||
187 | #define STM32_GPT_USE_TIM3 FALSE | ||
188 | #define STM32_GPT_USE_TIM4 FALSE | ||
189 | #define STM32_GPT_USE_TIM6 FALSE | ||
190 | #define STM32_GPT_USE_TIM7 FALSE | ||
191 | #define STM32_GPT_USE_TIM8 FALSE | ||
192 | #define STM32_GPT_USE_TIM15 FALSE | ||
193 | #define STM32_GPT_USE_TIM16 FALSE | ||
194 | #define STM32_GPT_USE_TIM17 FALSE | ||
195 | |||
196 | /* | ||
197 | * I2C driver system settings. | ||
198 | */ | ||
199 | #define STM32_I2C_USE_I2C1 FALSE | ||
200 | #define STM32_I2C_USE_I2C2 FALSE | ||
201 | #define STM32_I2C_USE_I2C3 FALSE | ||
202 | #define STM32_I2C_BUSY_TIMEOUT 50 | ||
203 | #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
204 | #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
205 | #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
206 | #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
207 | #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
208 | #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
209 | #define STM32_I2C_I2C1_IRQ_PRIORITY 5 | ||
210 | #define STM32_I2C_I2C2_IRQ_PRIORITY 5 | ||
211 | #define STM32_I2C_I2C3_IRQ_PRIORITY 5 | ||
212 | #define STM32_I2C_I2C1_DMA_PRIORITY 3 | ||
213 | #define STM32_I2C_I2C2_DMA_PRIORITY 3 | ||
214 | #define STM32_I2C_I2C3_DMA_PRIORITY 3 | ||
215 | #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure") | ||
216 | |||
217 | /* | ||
218 | * ICU driver system settings. | ||
219 | */ | ||
220 | #define STM32_ICU_USE_TIM1 FALSE | ||
221 | #define STM32_ICU_USE_TIM2 FALSE | ||
222 | #define STM32_ICU_USE_TIM3 FALSE | ||
223 | #define STM32_ICU_USE_TIM4 FALSE | ||
224 | #define STM32_ICU_USE_TIM8 FALSE | ||
225 | #define STM32_ICU_USE_TIM15 FALSE | ||
226 | |||
227 | /* | ||
228 | * PWM driver system settings. | ||
229 | */ | ||
230 | #define STM32_PWM_USE_ADVANCED FALSE | ||
231 | #define STM32_PWM_USE_TIM1 FALSE | ||
232 | #define STM32_PWM_USE_TIM2 FALSE | ||
233 | #define STM32_PWM_USE_TIM3 FALSE | ||
234 | #define STM32_PWM_USE_TIM4 FALSE | ||
235 | #define STM32_PWM_USE_TIM8 FALSE | ||
236 | #define STM32_PWM_USE_TIM15 FALSE | ||
237 | #define STM32_PWM_USE_TIM16 FALSE | ||
238 | #define STM32_PWM_USE_TIM17 FALSE | ||
239 | |||
240 | /* | ||
241 | * RTC driver system settings. | ||
242 | */ | ||
243 | |||
244 | /* | ||
245 | * SDC driver system settings. | ||
246 | */ | ||
247 | |||
248 | /* | ||
249 | * SERIAL driver system settings. | ||
250 | */ | ||
251 | #define STM32_SERIAL_USE_USART1 FALSE | ||
252 | #define STM32_SERIAL_USE_USART2 FALSE | ||
253 | #define STM32_SERIAL_USE_USART3 FALSE | ||
254 | #define STM32_SERIAL_USE_UART4 FALSE | ||
255 | #define STM32_SERIAL_USE_LPUART1 TRUE | ||
256 | |||
257 | /* | ||
258 | * SPI driver system settings. | ||
259 | */ | ||
260 | #define STM32_SPI_USE_SPI1 FALSE | ||
261 | #define STM32_SPI_USE_SPI2 FALSE | ||
262 | #define STM32_SPI_USE_SPI3 FALSE | ||
263 | #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
264 | #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
265 | #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
266 | #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
267 | #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
268 | #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
269 | #define STM32_SPI_SPI1_DMA_PRIORITY 1 | ||
270 | #define STM32_SPI_SPI2_DMA_PRIORITY 1 | ||
271 | #define STM32_SPI_SPI3_DMA_PRIORITY 1 | ||
272 | #define STM32_SPI_SPI1_IRQ_PRIORITY 10 | ||
273 | #define STM32_SPI_SPI2_IRQ_PRIORITY 10 | ||
274 | #define STM32_SPI_SPI3_IRQ_PRIORITY 10 | ||
275 | #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure") | ||
276 | |||
277 | /* | ||
278 | * ST driver system settings. | ||
279 | */ | ||
280 | #define STM32_ST_IRQ_PRIORITY 8 | ||
281 | #define STM32_ST_USE_TIMER 2 | ||
282 | |||
283 | /* | ||
284 | * TRNG driver system settings. | ||
285 | */ | ||
286 | #define STM32_TRNG_USE_RNG1 FALSE | ||
287 | |||
288 | /* | ||
289 | * UART driver system settings. | ||
290 | */ | ||
291 | #define STM32_UART_USE_USART1 FALSE | ||
292 | #define STM32_UART_USE_USART2 FALSE | ||
293 | #define STM32_UART_USE_USART3 FALSE | ||
294 | #define STM32_UART_USE_UART4 FALSE | ||
295 | #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
296 | #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
297 | #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
298 | #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
299 | #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
300 | #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
301 | #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
302 | #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
303 | #define STM32_UART_USART1_DMA_PRIORITY 0 | ||
304 | #define STM32_UART_USART2_DMA_PRIORITY 0 | ||
305 | #define STM32_UART_USART3_DMA_PRIORITY 0 | ||
306 | #define STM32_UART_UART4_DMA_PRIORITY 0 | ||
307 | #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure") | ||
308 | |||
309 | /* | ||
310 | * USB driver system settings. | ||
311 | */ | ||
312 | #define STM32_USB_USE_USB1 FALSE | ||
313 | #define STM32_USB_LOW_POWER_ON_SUSPEND FALSE | ||
314 | #define STM32_USB_USB1_HP_IRQ_PRIORITY 13 | ||
315 | #define STM32_USB_USB1_LP_IRQ_PRIORITY 14 | ||
316 | |||
317 | /* | ||
318 | * WDG driver system settings. | ||
319 | */ | ||
320 | #define STM32_WDG_USE_IWDG FALSE | ||
321 | |||
322 | #endif /* MCUCONF_H */ | ||