diff options
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32G474RE-NUCLEO64/cfg/mcuconf.h')
-rw-r--r-- | lib/chibios/demos/STM32/RT-STM32G474RE-NUCLEO64/cfg/mcuconf.h | 387 |
1 files changed, 387 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32G474RE-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32G474RE-NUCLEO64/cfg/mcuconf.h new file mode 100644 index 000000000..5e2023937 --- /dev/null +++ b/lib/chibios/demos/STM32/RT-STM32G474RE-NUCLEO64/cfg/mcuconf.h | |||
@@ -0,0 +1,387 @@ | |||
1 | /* | ||
2 | ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio | ||
3 | |||
4 | Licensed under the Apache License, Version 2.0 (the "License"); | ||
5 | you may not use this file except in compliance with the License. | ||
6 | You may obtain a copy of the License at | ||
7 | |||
8 | http://www.apache.org/licenses/LICENSE-2.0 | ||
9 | |||
10 | Unless required by applicable law or agreed to in writing, software | ||
11 | distributed under the License is distributed on an "AS IS" BASIS, | ||
12 | WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. | ||
13 | See the License for the specific language governing permissions and | ||
14 | limitations under the License. | ||
15 | */ | ||
16 | |||
17 | /* | ||
18 | * STM32G4xx drivers configuration. | ||
19 | * The following settings override the default settings present in | ||
20 | * the various device driver implementation headers. | ||
21 | * Note that the settings for each driver only have effect if the whole | ||
22 | * driver is enabled in halconf.h. | ||
23 | * | ||
24 | * IRQ priorities: | ||
25 | * 15...0 Lowest...Highest. | ||
26 | * | ||
27 | * DMA priorities: | ||
28 | * 0...3 Lowest...Highest. | ||
29 | */ | ||
30 | |||
31 | #ifndef MCUCONF_H | ||
32 | #define MCUCONF_H | ||
33 | |||
34 | #define STM32G4xx_MCUCONF | ||
35 | #define STM32G473_MCUCONF | ||
36 | #define STM32G483_MCUCONF | ||
37 | #define STM32G474_MCUCONF | ||
38 | #define STM32G484_MCUCONF | ||
39 | |||
40 | /* | ||
41 | * HAL driver system settings. | ||
42 | */ | ||
43 | #define STM32_NO_INIT FALSE | ||
44 | #define STM32_VOS STM32_VOS_RANGE1 | ||
45 | #define STM32_PWR_BOOST TRUE | ||
46 | #define STM32_PWR_CR2 (PWR_CR2_PLS_LEV0) | ||
47 | #define STM32_PWR_CR3 (PWR_CR3_EIWF) | ||
48 | #define STM32_PWR_CR4 (0U) | ||
49 | #define STM32_PWR_PUCRA (0U) | ||
50 | #define STM32_PWR_PDCRA (0U) | ||
51 | #define STM32_PWR_PUCRB (0U) | ||
52 | #define STM32_PWR_PDCRB (0U) | ||
53 | #define STM32_PWR_PUCRC (0U) | ||
54 | #define STM32_PWR_PDCRC (0U) | ||
55 | #define STM32_PWR_PUCRD (0U) | ||
56 | #define STM32_PWR_PDCRD (0U) | ||
57 | #define STM32_PWR_PUCRE (0U) | ||
58 | #define STM32_PWR_PDCRE (0U) | ||
59 | #define STM32_PWR_PUCRF (0U) | ||
60 | #define STM32_PWR_PDCRF (0U) | ||
61 | #define STM32_PWR_PUCRG (0U) | ||
62 | #define STM32_PWR_PDCRG (0U) | ||
63 | #define STM32_HSI16_ENABLED TRUE | ||
64 | #define STM32_HSI48_ENABLED TRUE | ||
65 | #define STM32_HSE_ENABLED TRUE | ||
66 | #define STM32_LSI_ENABLED FALSE | ||
67 | #define STM32_LSE_ENABLED TRUE | ||
68 | #define STM32_SW STM32_SW_PLLRCLK | ||
69 | #define STM32_PLLSRC STM32_PLLSRC_HSE | ||
70 | #define STM32_PLLM_VALUE 6 | ||
71 | #define STM32_PLLN_VALUE 85 | ||
72 | #define STM32_PLLPDIV_VALUE 0 | ||
73 | #define STM32_PLLP_VALUE 7 | ||
74 | #define STM32_PLLQ_VALUE 8 | ||
75 | #define STM32_PLLR_VALUE 2 | ||
76 | #define STM32_HPRE STM32_HPRE_DIV1 | ||
77 | #define STM32_PPRE1 STM32_PPRE1_DIV2 | ||
78 | #define STM32_PPRE2 STM32_PPRE2_DIV1 | ||
79 | #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK | ||
80 | #define STM32_MCOPRE STM32_MCOPRE_DIV1 | ||
81 | #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK | ||
82 | |||
83 | /* | ||
84 | * Peripherals clock sources. | ||
85 | */ | ||
86 | #define STM32_USART1SEL STM32_USART1SEL_SYSCLK | ||
87 | #define STM32_USART2SEL STM32_USART2SEL_SYSCLK | ||
88 | #define STM32_USART3SEL STM32_USART3SEL_SYSCLK | ||
89 | #define STM32_UART4SEL STM32_UART4SEL_SYSCLK | ||
90 | #define STM32_UART5SEL STM32_UART5SEL_SYSCLK | ||
91 | #define STM32_LPUART1SEL STM32_LPUART1SEL_PCLK1 | ||
92 | #define STM32_I2C1SEL STM32_I2C1SEL_PCLK1 | ||
93 | #define STM32_I2C2SEL STM32_I2C2SEL_PCLK1 | ||
94 | #define STM32_I2C3SEL STM32_I2C3SEL_PCLK1 | ||
95 | #define STM32_I2C4SEL STM32_I2C4SEL_PCLK1 | ||
96 | #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1 | ||
97 | #define STM32_SAI1SEL STM32_SAI1SEL_SYSCLK | ||
98 | #define STM32_I2S23SEL STM32_I2S23SEL_SYSCLK | ||
99 | #define STM32_FDCANSEL STM32_FDCANSEL_HSE | ||
100 | #define STM32_CLK48SEL STM32_CLK48SEL_HSI48 | ||
101 | #define STM32_ADC12SEL STM32_ADC12SEL_PLLPCLK | ||
102 | #define STM32_ADC345SEL STM32_ADC345SEL_PLLPCLK | ||
103 | #define STM32_QSPISEL STM32_QSPISEL_SYSCLK | ||
104 | #define STM32_RTCSEL STM32_RTCSEL_NOCLOCK | ||
105 | |||
106 | /* | ||
107 | * IRQ system settings. | ||
108 | */ | ||
109 | #define STM32_IRQ_EXTI0_PRIORITY 6 | ||
110 | #define STM32_IRQ_EXTI1_PRIORITY 6 | ||
111 | #define STM32_IRQ_EXTI2_PRIORITY 6 | ||
112 | #define STM32_IRQ_EXTI3_PRIORITY 6 | ||
113 | #define STM32_IRQ_EXTI4_PRIORITY 6 | ||
114 | #define STM32_IRQ_EXTI5_9_PRIORITY 6 | ||
115 | #define STM32_IRQ_EXTI10_15_PRIORITY 6 | ||
116 | #define STM32_IRQ_EXTI164041_PRIORITY 6 | ||
117 | #define STM32_IRQ_EXTI17_PRIORITY 6 | ||
118 | #define STM32_IRQ_EXTI18_PRIORITY 6 | ||
119 | #define STM32_IRQ_EXTI19_PRIORITY 6 | ||
120 | #define STM32_IRQ_EXTI20_PRIORITY 6 | ||
121 | #define STM32_IRQ_EXTI212229_PRIORITY 6 | ||
122 | #define STM32_IRQ_EXTI30_32_PRIORITY 6 | ||
123 | #define STM32_IRQ_EXTI33_PRIORITY 6 | ||
124 | |||
125 | #define STM32_IRQ_FDCAN1_PRIORITY 10 | ||
126 | #define STM32_IRQ_FDCAN2_PRIORITY 10 | ||
127 | #define STM32_IRQ_FDCAN3_PRIORITY 10 | ||
128 | |||
129 | #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7 | ||
130 | #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7 | ||
131 | #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7 | ||
132 | #define STM32_IRQ_TIM1_CC_PRIORITY 7 | ||
133 | #define STM32_IRQ_TIM2_PRIORITY 7 | ||
134 | #define STM32_IRQ_TIM3_PRIORITY 7 | ||
135 | #define STM32_IRQ_TIM4_PRIORITY 7 | ||
136 | #define STM32_IRQ_TIM5_PRIORITY 7 | ||
137 | #define STM32_IRQ_TIM6_PRIORITY 7 | ||
138 | #define STM32_IRQ_TIM7_PRIORITY 7 | ||
139 | #define STM32_IRQ_TIM8_UP_PRIORITY 7 | ||
140 | #define STM32_IRQ_TIM8_CC_PRIORITY 7 | ||
141 | #define STM32_IRQ_TIM20_UP_PRIORITY 7 | ||
142 | #define STM32_IRQ_TIM20_CC_PRIORITY 7 | ||
143 | |||
144 | #define STM32_IRQ_USART1_PRIORITY 12 | ||
145 | #define STM32_IRQ_USART2_PRIORITY 12 | ||
146 | #define STM32_IRQ_USART3_PRIORITY 12 | ||
147 | #define STM32_IRQ_UART4_PRIORITY 12 | ||
148 | #define STM32_IRQ_UART5_PRIORITY 12 | ||
149 | #define STM32_IRQ_LPUART1_PRIORITY 12 | ||
150 | |||
151 | /* | ||
152 | * ADC driver system settings. | ||
153 | */ | ||
154 | #define STM32_ADC_DUAL_MODE FALSE | ||
155 | #define STM32_ADC_COMPACT_SAMPLES FALSE | ||
156 | #define STM32_ADC_USE_ADC1 TRUE | ||
157 | #define STM32_ADC_USE_ADC2 TRUE | ||
158 | #define STM32_ADC_USE_ADC3 TRUE | ||
159 | #define STM32_ADC_USE_ADC4 TRUE | ||
160 | #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
161 | #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
162 | #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
163 | #define STM32_ADC_ADC4_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
164 | #define STM32_ADC_ADC1_DMA_PRIORITY 2 | ||
165 | #define STM32_ADC_ADC2_DMA_PRIORITY 2 | ||
166 | #define STM32_ADC_ADC3_DMA_PRIORITY 2 | ||
167 | #define STM32_ADC_ADC4_DMA_PRIORITY 2 | ||
168 | #define STM32_ADC_ADC12_IRQ_PRIORITY 5 | ||
169 | #define STM32_ADC_ADC3_IRQ_PRIORITY 5 | ||
170 | #define STM32_ADC_ADC4_IRQ_PRIORITY 5 | ||
171 | #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5 | ||
172 | #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5 | ||
173 | #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5 | ||
174 | #define STM32_ADC_ADC4_DMA_IRQ_PRIORITY 5 | ||
175 | #define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4 | ||
176 | #define STM32_ADC_ADC345_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4 | ||
177 | #define STM32_ADC_ADC12_PRESC ADC_CCR_PRESC_DIV2 | ||
178 | #define STM32_ADC_ADC345_PRESC ADC_CCR_PRESC_DIV2 | ||
179 | |||
180 | /* | ||
181 | * CAN driver system settings. | ||
182 | */ | ||
183 | #define STM32_CAN_USE_FDCAN1 FALSE | ||
184 | #define STM32_CAN_USE_FDCAN2 FALSE | ||
185 | #define STM32_CAN_USE_FDCAN3 FALSE | ||
186 | |||
187 | /* | ||
188 | * DAC driver system settings. | ||
189 | */ | ||
190 | #define STM32_DAC_DUAL_MODE FALSE | ||
191 | #define STM32_DAC_USE_DAC1_CH1 FALSE | ||
192 | #define STM32_DAC_USE_DAC1_CH2 FALSE | ||
193 | #define STM32_DAC_USE_DAC2_CH1 FALSE | ||
194 | #define STM32_DAC_USE_DAC3_CH1 FALSE | ||
195 | #define STM32_DAC_USE_DAC3_CH2 FALSE | ||
196 | #define STM32_DAC_USE_DAC4_CH1 FALSE | ||
197 | #define STM32_DAC_USE_DAC4_CH2 FALSE | ||
198 | #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10 | ||
199 | #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10 | ||
200 | #define STM32_DAC_DAC2_CH1_IRQ_PRIORITY 10 | ||
201 | #define STM32_DAC_DAC3_CH1_IRQ_PRIORITY 10 | ||
202 | #define STM32_DAC_DAC3_CH2_IRQ_PRIORITY 10 | ||
203 | #define STM32_DAC_DAC4_CH1_IRQ_PRIORITY 10 | ||
204 | #define STM32_DAC_DAC4_CH2_IRQ_PRIORITY 10 | ||
205 | #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2 | ||
206 | #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2 | ||
207 | #define STM32_DAC_DAC2_CH1_DMA_PRIORITY 2 | ||
208 | #define STM32_DAC_DAC3_CH1_DMA_PRIORITY 2 | ||
209 | #define STM32_DAC_DAC3_CH2_DMA_PRIORITY 2 | ||
210 | #define STM32_DAC_DAC4_CH1_DMA_PRIORITY 2 | ||
211 | #define STM32_DAC_DAC4_CH2_DMA_PRIORITY 2 | ||
212 | #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
213 | #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
214 | #define STM32_DAC_DAC2_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
215 | #define STM32_DAC_DAC3_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
216 | #define STM32_DAC_DAC3_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
217 | #define STM32_DAC_DAC4_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
218 | #define STM32_DAC_DAC4_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
219 | |||
220 | /* | ||
221 | * GPT driver system settings. | ||
222 | */ | ||
223 | #define STM32_GPT_USE_TIM1 FALSE | ||
224 | #define STM32_GPT_USE_TIM2 FALSE | ||
225 | #define STM32_GPT_USE_TIM3 FALSE | ||
226 | #define STM32_GPT_USE_TIM4 FALSE | ||
227 | #define STM32_GPT_USE_TIM5 FALSE | ||
228 | #define STM32_GPT_USE_TIM6 FALSE | ||
229 | #define STM32_GPT_USE_TIM7 FALSE | ||
230 | #define STM32_GPT_USE_TIM8 FALSE | ||
231 | #define STM32_GPT_USE_TIM15 FALSE | ||
232 | #define STM32_GPT_USE_TIM16 FALSE | ||
233 | #define STM32_GPT_USE_TIM17 FALSE | ||
234 | |||
235 | /* | ||
236 | * I2C driver system settings. | ||
237 | */ | ||
238 | #define STM32_I2C_USE_I2C1 FALSE | ||
239 | #define STM32_I2C_USE_I2C2 FALSE | ||
240 | #define STM32_I2C_USE_I2C3 FALSE | ||
241 | #define STM32_I2C_USE_I2C4 FALSE | ||
242 | #define STM32_I2C_BUSY_TIMEOUT 50 | ||
243 | #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
244 | #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
245 | #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
246 | #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
247 | #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
248 | #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
249 | #define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
250 | #define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
251 | #define STM32_I2C_I2C1_IRQ_PRIORITY 5 | ||
252 | #define STM32_I2C_I2C2_IRQ_PRIORITY 5 | ||
253 | #define STM32_I2C_I2C3_IRQ_PRIORITY 5 | ||
254 | #define STM32_I2C_I2C4_IRQ_PRIORITY 5 | ||
255 | #define STM32_I2C_I2C1_DMA_PRIORITY 3 | ||
256 | #define STM32_I2C_I2C2_DMA_PRIORITY 3 | ||
257 | #define STM32_I2C_I2C3_DMA_PRIORITY 3 | ||
258 | #define STM32_I2C_I2C4_DMA_PRIORITY 3 | ||
259 | #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure") | ||
260 | |||
261 | /* | ||
262 | * ICU driver system settings. | ||
263 | */ | ||
264 | #define STM32_ICU_USE_TIM1 FALSE | ||
265 | #define STM32_ICU_USE_TIM2 FALSE | ||
266 | #define STM32_ICU_USE_TIM3 FALSE | ||
267 | #define STM32_ICU_USE_TIM4 FALSE | ||
268 | #define STM32_ICU_USE_TIM5 FALSE | ||
269 | #define STM32_ICU_USE_TIM8 FALSE | ||
270 | #define STM32_ICU_USE_TIM15 FALSE | ||
271 | #define STM32_ICU_USE_TIM16 FALSE | ||
272 | #define STM32_ICU_USE_TIM17 FALSE | ||
273 | |||
274 | /* | ||
275 | * PWM driver system settings. | ||
276 | */ | ||
277 | #define STM32_PWM_USE_ADVANCED FALSE | ||
278 | #define STM32_PWM_USE_TIM1 FALSE | ||
279 | #define STM32_PWM_USE_TIM2 FALSE | ||
280 | #define STM32_PWM_USE_TIM3 FALSE | ||
281 | #define STM32_PWM_USE_TIM4 FALSE | ||
282 | #define STM32_PWM_USE_TIM5 FALSE | ||
283 | #define STM32_PWM_USE_TIM8 FALSE | ||
284 | #define STM32_PWM_USE_TIM15 FALSE | ||
285 | #define STM32_PWM_USE_TIM16 FALSE | ||
286 | #define STM32_PWM_USE_TIM17 FALSE | ||
287 | #define STM32_PWM_USE_TIM20 FALSE | ||
288 | |||
289 | /* | ||
290 | * RTC driver system settings. | ||
291 | */ | ||
292 | |||
293 | /* | ||
294 | * SDC driver system settings. | ||
295 | */ | ||
296 | |||
297 | /* | ||
298 | * SERIAL driver system settings. | ||
299 | */ | ||
300 | #define STM32_SERIAL_USE_USART1 FALSE | ||
301 | #define STM32_SERIAL_USE_USART2 FALSE | ||
302 | #define STM32_SERIAL_USE_USART3 FALSE | ||
303 | #define STM32_SERIAL_USE_UART4 FALSE | ||
304 | #define STM32_SERIAL_USE_UART5 FALSE | ||
305 | #define STM32_SERIAL_USE_LPUART1 TRUE | ||
306 | |||
307 | /* | ||
308 | * SPI driver system settings. | ||
309 | */ | ||
310 | #define STM32_SPI_USE_SPI1 FALSE | ||
311 | #define STM32_SPI_USE_SPI2 FALSE | ||
312 | #define STM32_SPI_USE_SPI3 FALSE | ||
313 | #define STM32_SPI_USE_SPI4 FALSE | ||
314 | #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
315 | #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
316 | #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
317 | #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
318 | #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
319 | #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
320 | #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
321 | #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
322 | #define STM32_SPI_SPI1_DMA_PRIORITY 1 | ||
323 | #define STM32_SPI_SPI2_DMA_PRIORITY 1 | ||
324 | #define STM32_SPI_SPI3_DMA_PRIORITY 1 | ||
325 | #define STM32_SPI_SPI4_DMA_PRIORITY 1 | ||
326 | #define STM32_SPI_SPI1_IRQ_PRIORITY 10 | ||
327 | #define STM32_SPI_SPI2_IRQ_PRIORITY 10 | ||
328 | #define STM32_SPI_SPI3_IRQ_PRIORITY 10 | ||
329 | #define STM32_SPI_SPI4_IRQ_PRIORITY 10 | ||
330 | #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure") | ||
331 | |||
332 | /* | ||
333 | * ST driver system settings. | ||
334 | */ | ||
335 | #define STM32_ST_IRQ_PRIORITY 8 | ||
336 | #define STM32_ST_USE_TIMER 2 | ||
337 | |||
338 | /* | ||
339 | * TRNG driver system settings. | ||
340 | */ | ||
341 | #define STM32_TRNG_USE_RNG1 FALSE | ||
342 | |||
343 | /* | ||
344 | * UART driver system settings. | ||
345 | */ | ||
346 | #define STM32_UART_USE_USART1 FALSE | ||
347 | #define STM32_UART_USE_USART2 FALSE | ||
348 | #define STM32_UART_USE_USART3 FALSE | ||
349 | #define STM32_UART_USE_UART4 FALSE | ||
350 | #define STM32_UART_USE_UART5 FALSE | ||
351 | #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
352 | #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
353 | #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
354 | #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
355 | #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
356 | #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
357 | #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
358 | #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
359 | #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
360 | #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
361 | #define STM32_UART_USART1_DMA_PRIORITY 0 | ||
362 | #define STM32_UART_USART2_DMA_PRIORITY 0 | ||
363 | #define STM32_UART_USART3_DMA_PRIORITY 0 | ||
364 | #define STM32_UART_UART4_DMA_PRIORITY 0 | ||
365 | #define STM32_UART_UART5_DMA_PRIORITY 0 | ||
366 | #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure") | ||
367 | |||
368 | /* | ||
369 | * USB driver system settings. | ||
370 | */ | ||
371 | #define STM32_USB_USE_USB1 FALSE | ||
372 | #define STM32_USB_LOW_POWER_ON_SUSPEND FALSE | ||
373 | #define STM32_USB_USB1_HP_IRQ_PRIORITY 13 | ||
374 | #define STM32_USB_USB1_LP_IRQ_PRIORITY 14 | ||
375 | |||
376 | /* | ||
377 | * WDG driver system settings. | ||
378 | */ | ||
379 | #define STM32_WDG_USE_IWDG FALSE | ||
380 | |||
381 | /* | ||
382 | * WSPI driver system settings. | ||
383 | */ | ||
384 | #define STM32_WSPI_USE_QUADSPI1 FALSE | ||
385 | #define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID_ANY | ||
386 | |||
387 | #endif /* MCUCONF_H */ | ||