aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h207
1 files changed, 207 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h
new file mode 100644
index 000000000..2ca581dcc
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32L053R8-NUCLEO64/cfg/mcuconf.h
@@ -0,0 +1,207 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32L0xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 3...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32L0xx_MCUCONF
35#define STM32L052_MCUCONF
36#define STM32L053_MCUCONF
37#define STM32L062_MCUCONF
38#define STM32L063_MCUCONF
39
40/*
41 * HAL driver system settings.
42 */
43#define STM32_NO_INIT FALSE
44#define STM32_VOS STM32_VOS_1P8
45#define STM32_PVD_ENABLE FALSE
46#define STM32_PLS STM32_PLS_LEV0
47#define STM32_HSI16_ENABLED TRUE
48#define STM32_HSI16_DIVIDER_ENABLED FALSE
49#define STM32_LSI_ENABLED FALSE
50#define STM32_HSE_ENABLED FALSE
51#define STM32_LSE_ENABLED TRUE
52#define STM32_ADC_CLOCK_ENABLED TRUE
53#define STM32_USB_CLOCK_ENABLED TRUE
54#define STM32_MSIRANGE STM32_MSIRANGE_2M
55#define STM32_SW STM32_SW_PLL
56#define STM32_PLLSRC STM32_PLLSRC_HSI16
57#define STM32_PLLMUL_VALUE 4
58#define STM32_PLLDIV_VALUE 2
59#define STM32_HPRE STM32_HPRE_DIV1
60#define STM32_PPRE1 STM32_PPRE1_DIV1
61#define STM32_PPRE2 STM32_PPRE2_DIV1
62#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
63#define STM32_MCOPRE STM32_MCOPRE_DIV1
64
65/*
66 * Peripherals clock sources.
67 */
68#define STM32_USART1SEL STM32_USART1SEL_APB
69#define STM32_USART2SEL STM32_USART2SEL_APB
70#define STM32_LPUART1SEL STM32_LPUART1SEL_APB
71#define STM32_I2C1SEL STM32_I2C1SEL_APB
72#define STM32_LPTIM1SEL STM32_LPTIM1SEL_APB
73#define STM32_HSI48SEL STM32_HSI48SEL_HSI48
74#define STM32_RTCSEL STM32_RTCSEL_LSE
75#define STM32_RTCPRE STM32_RTCPRE_DIV2
76
77/*
78 * IRQ system settings.
79 */
80#define STM32_IRQ_EXTI0_1_PRIORITY 3
81#define STM32_IRQ_EXTI2_3_PRIORITY 3
82#define STM32_IRQ_EXTI4_15_PRIORITY 3
83#define STM32_IRQ_EXTI16_PRIORITY 3
84#define STM32_IRQ_EXTI17_20_PRIORITY 3
85#define STM32_IRQ_EXTI21_22_PRIORITY 3
86
87#define STM32_IRQ_USART1_PRIORITY 3
88#define STM32_IRQ_USART2_PRIORITY 3
89#define STM32_IRQ_LPUART1_PRIORITY 3
90
91#define STM32_IRQ_TIM2_PRIORITY 1
92#define STM32_IRQ_TIM6_PRIORITY 1
93#define STM32_IRQ_TIM21_PRIORITY 1
94#define STM32_IRQ_TIM22_PRIORITY 1
95
96/*
97 * ADC driver system settings.
98 * Note, IRQ is shared with EXT channels 21 and 22.
99 */
100#define STM32_ADC_USE_ADC1 FALSE
101#define STM32_ADC_ADC1_CKMODE STM32_ADC_CKMODE_ADCCLK
102#define STM32_ADC_ADC1_DMA_PRIORITY 2
103#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 2
104#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
105#define STM32_ADC_PRESCALER_VALUE 2
106
107/*
108 * DAC driver system settings.
109 */
110#define STM32_DAC_USE_DAC1_CH1 FALSE
111#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 3
112#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
113#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
114
115/*
116 * GPT driver system settings.
117 */
118#define STM32_GPT_USE_TIM2 FALSE
119#define STM32_GPT_USE_TIM6 FALSE
120#define STM32_GPT_USE_TIM21 FALSE
121#define STM32_GPT_USE_TIM22 FALSE
122
123/*
124 * I2C driver system settings.
125 */
126#define STM32_I2C_USE_I2C1 FALSE
127#define STM32_I2C_USE_I2C2 FALSE
128#define STM32_I2C_BUSY_TIMEOUT 50
129#define STM32_I2C_I2C1_IRQ_PRIORITY 3
130#define STM32_I2C_I2C2_IRQ_PRIORITY 3
131#define STM32_I2C_USE_DMA TRUE
132#define STM32_I2C_I2C1_DMA_PRIORITY 1
133#define STM32_I2C_I2C2_DMA_PRIORITY 1
134#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
135#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
136#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
137#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
138#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
139
140/*
141 * ICU driver system settings.
142 */
143#define STM32_ICU_USE_TIM2 FALSE
144#define STM32_ICU_USE_TIM21 FALSE
145#define STM32_ICU_USE_TIM22 FALSE
146
147/*
148 * PWM driver system settings.
149 */
150#define STM32_PWM_USE_TIM2 FALSE
151#define STM32_PWM_USE_TIM21 FALSE
152#define STM32_PWM_USE_TIM22 FALSE
153
154/*
155 * SERIAL driver system settings.
156 */
157#define STM32_SERIAL_USE_USART1 FALSE
158#define STM32_SERIAL_USE_USART2 TRUE
159#define STM32_SERIAL_USE_LPUART1 FALSE
160
161/*
162 * SPI driver system settings.
163 */
164#define STM32_SPI_USE_SPI1 FALSE
165#define STM32_SPI_USE_SPI2 FALSE
166#define STM32_SPI_SPI1_DMA_PRIORITY 1
167#define STM32_SPI_SPI2_DMA_PRIORITY 1
168#define STM32_SPI_SPI1_IRQ_PRIORITY 1
169#define STM32_SPI_SPI2_IRQ_PRIORITY 1
170#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
171#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
172#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
173#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
174#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
175
176/*
177 * ST driver system settings.
178 */
179#define STM32_ST_IRQ_PRIORITY 2
180#define STM32_ST_USE_TIMER 21
181
182/*
183 * TRNG driver system settings.
184 */
185#define STM32_TRNG_USE_RNG1 FALSE
186
187/*
188 * UART driver system settings.
189 */
190#define STM32_UART_USE_USART1 FALSE
191#define STM32_UART_USE_USART2 FALSE
192#define STM32_UART_USART1_DMA_PRIORITY 0
193#define STM32_UART_USART2_DMA_PRIORITY 0
194#define STM32_UART_USART1_IRQ_PRIORITY 3
195#define STM32_UART_USART2_IRQ_PRIORITY 3
196#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
197#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
198#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
199#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
200#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
201
202/*
203 * WDG driver system settings.
204 */
205#define STM32_WDG_USE_IWDG FALSE
206
207#endif /* MCUCONF_H */