aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h225
1 files changed, 225 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h
new file mode 100644
index 000000000..b7f46dca6
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32L152RE-NUCLEO64/cfg/mcuconf.h
@@ -0,0 +1,225 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32L1xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32L1xx_MCUCONF
35
36/*
37 * HAL driver system settings.
38 */
39#define STM32_NO_INIT FALSE
40#define STM32_HSI_ENABLED TRUE
41#define STM32_LSI_ENABLED TRUE
42#define STM32_HSE_ENABLED FALSE
43#define STM32_LSE_ENABLED FALSE
44#define STM32_ADC_CLOCK_ENABLED TRUE
45#define STM32_USB_CLOCK_ENABLED TRUE
46#define STM32_MSIRANGE STM32_MSIRANGE_2M
47#define STM32_SW STM32_SW_PLL
48#define STM32_PLLSRC STM32_PLLSRC_HSI
49#define STM32_PLLMUL_VALUE 6
50#define STM32_PLLDIV_VALUE 3
51#define STM32_HPRE STM32_HPRE_DIV1
52#define STM32_PPRE1 STM32_PPRE1_DIV1
53#define STM32_PPRE2 STM32_PPRE2_DIV1
54#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
55#define STM32_MCOPRE STM32_MCOPRE_DIV1
56#define STM32_RTCSEL STM32_RTCSEL_NOCLOCK
57#define STM32_RTCPRE STM32_RTCPRE_DIV2
58#define STM32_VOS STM32_VOS_1P8
59#define STM32_PVD_ENABLE FALSE
60#define STM32_PLS STM32_PLS_LEV0
61
62/*
63 * IRQ system settings.
64 */
65#define STM32_IRQ_EXTI0_PRIORITY 6
66#define STM32_IRQ_EXTI1_PRIORITY 6
67#define STM32_IRQ_EXTI2_PRIORITY 6
68#define STM32_IRQ_EXTI3_PRIORITY 6
69#define STM32_IRQ_EXTI4_PRIORITY 6
70#define STM32_IRQ_EXTI5_9_PRIORITY 6
71#define STM32_IRQ_EXTI10_15_PRIORITY 6
72#define STM32_IRQ_EXTI16_PRIORITY 6
73#define STM32_IRQ_EXTI17_PRIORITY 6
74#define STM32_IRQ_EXTI18_PRIORITY 6
75#define STM32_IRQ_EXTI19_PRIORITY 6
76#define STM32_IRQ_EXTI20_PRIORITY 6
77#define STM32_IRQ_EXTI21_22_PRIORITY 6
78
79/*
80 * ADC driver system settings.
81 */
82#define STM32_ADC_USE_ADC1 FALSE
83#define STM32_ADC_ADC1_DMA_PRIORITY 2
84#define STM32_ADC_IRQ_PRIORITY 6
85#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
86
87/*
88 * DAC driver system settings.
89 */
90#define STM32_DAC_DUAL_MODE FALSE
91#define STM32_DAC_USE_DAC1_CH1 FALSE
92#define STM32_DAC_USE_DAC1_CH2 FALSE
93#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
94#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
95#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
96#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
97
98/*
99 * GPT driver system settings.
100 */
101#define STM32_GPT_USE_TIM2 FALSE
102#define STM32_GPT_USE_TIM3 FALSE
103#define STM32_GPT_USE_TIM4 FALSE
104#define STM32_GPT_USE_TIM5 FALSE
105#define STM32_GPT_USE_TIM6 FALSE
106#define STM32_GPT_USE_TIM7 FALSE
107#define STM32_GPT_USE_TIM9 FALSE
108#define STM32_GPT_USE_TIM11 FALSE
109#define STM32_GPT_TIM2_IRQ_PRIORITY 7
110#define STM32_GPT_TIM3_IRQ_PRIORITY 7
111#define STM32_GPT_TIM4_IRQ_PRIORITY 7
112#define STM32_GPT_TIM5_IRQ_PRIORITY 7
113#define STM32_GPT_TIM6_IRQ_PRIORITY 7
114#define STM32_GPT_TIM7_IRQ_PRIORITY 7
115#define STM32_GPT_TIM9_IRQ_PRIORITY 7
116#define STM32_GPT_TIM11_IRQ_PRIORITY 7
117
118/*
119 * I2C driver system settings.
120 */
121#define STM32_I2C_USE_I2C1 FALSE
122#define STM32_I2C_USE_I2C2 FALSE
123#define STM32_I2C_BUSY_TIMEOUT 50
124#define STM32_I2C_I2C1_IRQ_PRIORITY 5
125#define STM32_I2C_I2C2_IRQ_PRIORITY 5
126#define STM32_I2C_I2C1_DMA_PRIORITY 3
127#define STM32_I2C_I2C2_DMA_PRIORITY 3
128#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
129
130/*
131 * ICU driver system settings.
132 */
133#define STM32_ICU_USE_TIM2 FALSE
134#define STM32_ICU_USE_TIM3 FALSE
135#define STM32_ICU_USE_TIM4 FALSE
136#define STM32_ICU_USE_TIM9 FALSE
137#define STM32_ICU_TIM2_IRQ_PRIORITY 7
138#define STM32_ICU_TIM3_IRQ_PRIORITY 7
139#define STM32_ICU_TIM4_IRQ_PRIORITY 7
140#define STM32_ICU_TIM9_IRQ_PRIORITY 7
141
142/*
143 * PWM driver system settings.
144 */
145#define STM32_PWM_USE_TIM2 FALSE
146#define STM32_PWM_USE_TIM3 FALSE
147#define STM32_PWM_USE_TIM4 FALSE
148#define STM32_PWM_USE_TIM9 FALSE
149#define STM32_PWM_TIM2_IRQ_PRIORITY 7
150#define STM32_PWM_TIM3_IRQ_PRIORITY 7
151#define STM32_PWM_TIM4_IRQ_PRIORITY 7
152#define STM32_PWM_TIM9_IRQ_PRIORITY 7
153
154/*
155 * SERIAL driver system settings.
156 */
157#define STM32_SERIAL_USE_USART1 FALSE
158#define STM32_SERIAL_USE_USART2 TRUE
159#define STM32_SERIAL_USE_USART3 FALSE
160#define STM32_SERIAL_USE_UART3 FALSE
161#define STM32_SERIAL_USE_UART3 FALSE
162#define STM32_SERIAL_USART1_PRIORITY 12
163#define STM32_SERIAL_USART2_PRIORITY 12
164#define STM32_SERIAL_USART3_PRIORITY 12
165#define STM32_SERIAL_UART4_PRIORITY 12
166#define STM32_SERIAL_UART5_PRIORITY 12
167/*
168 * SPI driver system settings.
169 */
170#define STM32_SPI_USE_SPI1 FALSE
171#define STM32_SPI_USE_SPI2 FALSE
172#define STM32_SPI_SPI1_DMA_PRIORITY 1
173#define STM32_SPI_SPI2_DMA_PRIORITY 1
174#define STM32_SPI_SPI1_IRQ_PRIORITY 10
175#define STM32_SPI_SPI2_IRQ_PRIORITY 10
176#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
177
178/*
179 * ST driver system settings.
180 */
181#define STM32_ST_IRQ_PRIORITY 8
182#define STM32_ST_USE_TIMER 5
183
184/*
185 * UART driver system settings.
186 */
187#define STM32_UART_USE_USART1 FALSE
188#define STM32_UART_USE_USART2 FALSE
189#define STM32_UART_USE_USART3 FALSE
190#define STM32_UART_USE_UART4 FALSE
191#define STM32_UART_USE_UART5 FALSE
192#define STM32_UART_USART1_IRQ_PRIORITY 12
193#define STM32_UART_USART2_IRQ_PRIORITY 12
194#define STM32_UART_USART3_IRQ_PRIORITY 12
195#define STM32_UART_UART4_IRQ_PRIORITY 12
196#define STM32_UART_UART5_IRQ_PRIORITY 12
197#define STM32_UART_USART1_DMA_PRIORITY 0
198#define STM32_UART_USART2_DMA_PRIORITY 0
199#define STM32_UART_USART3_DMA_PRIORITY 0
200#define STM32_UART_UART4_DMA_PRIORITY 0
201#define STM32_UART_UART5_DMA_PRIORITY 0
202#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
203#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
204#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
205#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
206#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
207#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
208#define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
209#define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
210#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
211
212/*
213 * USB driver system settings.
214 */
215#define STM32_USB_USE_USB1 FALSE
216#define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
217#define STM32_USB_USB1_HP_IRQ_PRIORITY 13
218#define STM32_USB_USB1_LP_IRQ_PRIORITY 14
219
220/*
221 * WDG driver system settings.
222 */
223#define STM32_WDG_USE_IWDG FALSE
224
225#endif /* MCUCONF_H */