aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h313
1 files changed, 313 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h
new file mode 100644
index 000000000..beba39dad
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32L452RE-NUCLEO64-P/cfg/mcuconf.h
@@ -0,0 +1,313 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17/*
18 * STM32L4xx drivers configuration.
19 * The following settings override the default settings present in
20 * the various device driver implementation headers.
21 * Note that the settings for each driver only have effect if the whole
22 * driver is enabled in halconf.h.
23 *
24 * IRQ priorities:
25 * 15...0 Lowest...Highest.
26 *
27 * DMA priorities:
28 * 0...3 Lowest...Highest.
29 */
30
31#ifndef MCUCONF_H
32#define MCUCONF_H
33
34#define STM32L4xx_MCUCONF
35#define STM32L452_MCUCONF
36
37/*
38 * HAL driver system settings.
39 */
40#define STM32_NO_INIT FALSE
41#define STM32_VOS STM32_VOS_RANGE1
42#define STM32_PVD_ENABLE FALSE
43#define STM32_PLS STM32_PLS_LEV0
44#define STM32_HSI16_ENABLED FALSE
45#define STM32_HSI48_ENABLED FALSE
46#define STM32_LSI_ENABLED TRUE
47#define STM32_HSE_ENABLED FALSE
48#define STM32_LSE_ENABLED TRUE
49#define STM32_MSIPLL_ENABLED TRUE
50#define STM32_MSIRANGE STM32_MSIRANGE_4M
51#define STM32_MSISRANGE STM32_MSISRANGE_4M
52#define STM32_SW STM32_SW_PLL
53#define STM32_PLLSRC STM32_PLLSRC_MSI
54#define STM32_PLLM_VALUE 1
55#define STM32_PLLN_VALUE 80
56#define STM32_PLLPDIV_VALUE 0
57#define STM32_PLLP_VALUE 7
58#define STM32_PLLQ_VALUE 6
59#define STM32_PLLR_VALUE 4
60#define STM32_HPRE STM32_HPRE_DIV1
61#define STM32_PPRE1 STM32_PPRE1_DIV1
62#define STM32_PPRE2 STM32_PPRE2_DIV1
63#define STM32_STOPWUCK STM32_STOPWUCK_MSI
64#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
65#define STM32_MCOPRE STM32_MCOPRE_DIV1
66#define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
67#define STM32_PLLSAI1N_VALUE 72
68#define STM32_PLLSAI1PDIV_VALUE 6
69#define STM32_PLLSAI1P_VALUE 7
70#define STM32_PLLSAI1Q_VALUE 6
71#define STM32_PLLSAI1R_VALUE 6
72
73/*
74 * Peripherals clock sources.
75 */
76#define STM32_USART1SEL STM32_USART1SEL_SYSCLK
77#define STM32_USART2SEL STM32_USART2SEL_SYSCLK
78#define STM32_USART3SEL STM32_USART3SEL_SYSCLK
79#define STM32_UART4SEL STM32_UART4SEL_SYSCLK
80#define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
81#define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
82#define STM32_I2C2SEL STM32_I2C2SEL_SYSCLK
83#define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
84#define STM32_I2C4SEL STM32_I2C4SEL_SYSCLK
85#define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
86#define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
87#define STM32_SAI1SEL STM32_SAI1SEL_OFF
88#define STM32_CLK48SEL STM32_CLK48SEL_PLLSAI1
89#define STM32_ADCSEL STM32_ADCSEL_SYSCLK
90#define STM32_SWPMI1SEL STM32_SWPMI1SEL_PCLK1
91#define STM32_RTCSEL STM32_RTCSEL_LSI
92
93/*
94 * IRQ system settings.
95 */
96#define STM32_IRQ_EXTI0_PRIORITY 6
97#define STM32_IRQ_EXTI1_PRIORITY 6
98#define STM32_IRQ_EXTI2_PRIORITY 6
99#define STM32_IRQ_EXTI3_PRIORITY 6
100#define STM32_IRQ_EXTI4_PRIORITY 6
101#define STM32_IRQ_EXTI5_9_PRIORITY 6
102#define STM32_IRQ_EXTI10_15_PRIORITY 6
103#define STM32_IRQ_EXTI1635_38_PRIORITY 6
104#define STM32_IRQ_EXTI18_PRIORITY 6
105#define STM32_IRQ_EXTI19_PRIORITY 6
106#define STM32_IRQ_EXTI20_PRIORITY 6
107#define STM32_IRQ_EXTI21_22_PRIORITY 15
108
109#define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
110#define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
111#define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
112#define STM32_IRQ_TIM1_CC_PRIORITY 7
113#define STM32_IRQ_TIM2_PRIORITY 7
114#define STM32_IRQ_TIM3_PRIORITY 7
115#define STM32_IRQ_TIM6_PRIORITY 7
116
117#define STM32_IRQ_USART1_PRIORITY 12
118#define STM32_IRQ_USART2_PRIORITY 12
119#define STM32_IRQ_USART3_PRIORITY 12
120#define STM32_IRQ_UART4_PRIORITY 12
121#define STM32_IRQ_LPUART1_PRIORITY 12
122
123/*
124 * ADC driver system settings.
125 */
126#define STM32_ADC_COMPACT_SAMPLES FALSE
127#define STM32_ADC_USE_ADC1 FALSE
128#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
129#define STM32_ADC_ADC1_DMA_PRIORITY 2
130#define STM32_ADC_ADC12_IRQ_PRIORITY 5
131#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
132#define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
133#define STM32_ADC_ADC123_PRESC ADC_CCR_PRESC_DIV2
134
135/*
136 * CAN driver system settings.
137 */
138#define STM32_CAN_USE_CAN1 FALSE
139#define STM32_CAN_CAN1_IRQ_PRIORITY 11
140
141/*
142 * DAC driver system settings.
143 */
144#define STM32_DAC_USE_DAC1_CH1 FALSE
145#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
146#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
147#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
148
149/*
150 * GPT driver system settings.
151 */
152#define STM32_GPT_USE_TIM1 FALSE
153#define STM32_GPT_USE_TIM2 FALSE
154#define STM32_GPT_USE_TIM3 FALSE
155#define STM32_GPT_USE_TIM6 FALSE
156#define STM32_GPT_USE_TIM15 FALSE
157#define STM32_GPT_USE_TIM16 FALSE
158
159/*
160 * I2C driver system settings.
161 */
162#define STM32_I2C_USE_I2C1 FALSE
163#define STM32_I2C_USE_I2C2 FALSE
164#define STM32_I2C_USE_I2C3 FALSE
165#define STM32_I2C_USE_I2C4 FALSE
166#define STM32_I2C_BUSY_TIMEOUT 50
167#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
168#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
169#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
170#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
171#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
172#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
173#define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
174#define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
175#define STM32_I2C_I2C1_IRQ_PRIORITY 5
176#define STM32_I2C_I2C2_IRQ_PRIORITY 5
177#define STM32_I2C_I2C3_IRQ_PRIORITY 5
178#define STM32_I2C_I2C4_IRQ_PRIORITY 5
179#define STM32_I2C_I2C1_DMA_PRIORITY 3
180#define STM32_I2C_I2C2_DMA_PRIORITY 3
181#define STM32_I2C_I2C3_DMA_PRIORITY 3
182#define STM32_I2C_I2C4_DMA_PRIORITY 3
183#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
184
185/*
186 * ICU driver system settings.
187 */
188#define STM32_ICU_USE_TIM1 FALSE
189#define STM32_ICU_USE_TIM2 FALSE
190#define STM32_ICU_USE_TIM3 FALSE
191#define STM32_ICU_USE_TIM15 FALSE
192#define STM32_ICU_USE_TIM16 FALSE
193
194/*
195 * PWM driver system settings.
196 */
197#define STM32_PWM_USE_ADVANCED FALSE
198#define STM32_PWM_USE_TIM1 FALSE
199#define STM32_PWM_USE_TIM2 FALSE
200#define STM32_PWM_USE_TIM3 FALSE
201#define STM32_PWM_USE_TIM15 FALSE
202#define STM32_PWM_USE_TIM16 FALSE
203
204/*
205 * RTC driver system settings.
206 */
207#define STM32_RTC_PRESA_VALUE 32
208#define STM32_RTC_PRESS_VALUE 1024
209#define STM32_RTC_CR_INIT 0
210#define STM32_RTC_TAMPCR_INIT 0
211
212/*
213 * SDC driver system settings.
214 */
215#define STM32_SDC_USE_SDMMC1 FALSE
216#define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
217#define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
218#define STM32_SDC_SDMMC_READ_TIMEOUT 1000
219#define STM32_SDC_SDMMC_CLOCK_DELAY 10
220#define STM32_SDC_SDMMC1_DMA_PRIORITY 3
221#define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
222#define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
223
224/*
225 * SERIAL driver system settings.
226 */
227#define STM32_SERIAL_USE_USART1 FALSE
228#define STM32_SERIAL_USE_USART2 FALSE
229#define STM32_SERIAL_USE_USART3 FALSE
230#define STM32_SERIAL_USE_UART4 FALSE
231#define STM32_SERIAL_USE_LPUART1 TRUE
232#define STM32_SERIAL_USART1_PRIORITY 12
233#define STM32_SERIAL_USART2_PRIORITY 12
234#define STM32_SERIAL_USART3_PRIORITY 12
235#define STM32_SERIAL_UART4_PRIORITY 12
236#define STM32_SERIAL_LPUART1_PRIORITY 12
237
238/*
239 * SPI driver system settings.
240 */
241#define STM32_SPI_USE_SPI1 FALSE
242#define STM32_SPI_USE_SPI2 FALSE
243#define STM32_SPI_USE_SPI3 FALSE
244#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
245#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
246#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
247#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
248#define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
249#define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
250#define STM32_SPI_SPI1_DMA_PRIORITY 1
251#define STM32_SPI_SPI2_DMA_PRIORITY 1
252#define STM32_SPI_SPI3_DMA_PRIORITY 1
253#define STM32_SPI_SPI1_IRQ_PRIORITY 10
254#define STM32_SPI_SPI2_IRQ_PRIORITY 10
255#define STM32_SPI_SPI3_IRQ_PRIORITY 10
256#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
257
258/*
259 * ST driver system settings.
260 */
261#define STM32_ST_IRQ_PRIORITY 8
262#define STM32_ST_USE_TIMER 2
263
264/*
265 * TRNG driver system settings.
266 */
267#define STM32_TRNG_USE_RNG1 FALSE
268
269/*
270 * UART driver system settings.
271 */
272#define STM32_UART_USE_USART1 FALSE
273#define STM32_UART_USE_USART2 FALSE
274#define STM32_UART_USE_USART3 FALSE
275#define STM32_UART_USE_UART4 FALSE
276#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
277#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
278#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
279#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
280#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
281#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
282#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
283#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
284#define STM32_UART_USART1_IRQ_PRIORITY 12
285#define STM32_UART_USART2_IRQ_PRIORITY 12
286#define STM32_UART_USART3_IRQ_PRIORITY 12
287#define STM32_UART_UART4_IRQ_PRIORITY 12
288#define STM32_UART_USART1_DMA_PRIORITY 0
289#define STM32_UART_USART2_DMA_PRIORITY 0
290#define STM32_UART_USART3_DMA_PRIORITY 0
291#define STM32_UART_UART4_DMA_PRIORITY 0
292#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
293
294/*
295 * USB driver system settings.
296 */
297#define STM32_USB_USE_OTG1 FALSE
298#define STM32_USB_OTG1_IRQ_PRIORITY 14
299#define STM32_USB_OTG1_RX_FIFO_SIZE 512
300
301/*
302 * WDG driver system settings.
303 */
304#define STM32_WDG_USE_IWDG FALSE
305
306/*
307 * WSPI driver system settings.
308 */
309#define STM32_WSPI_USE_QUADSPI1 FALSE
310#define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
311#define STM32_WSPI_QUADSPI1_PRESCALER_VALUE 1
312
313#endif /* MCUCONF_H */