aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h362
1 files changed, 362 insertions, 0 deletions
diff --git a/lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h b/lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h
new file mode 100644
index 000000000..7e9daa53c
--- /dev/null
+++ b/lib/chibios/demos/STM32/RT-STM32L496ZG-NUCLEO144/cfg/mcuconf.h
@@ -0,0 +1,362 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17/*
18 * STM32L4xx drivers configuration.
19 * The following settings override the default settings present in
20 * the various device driver implementation headers.
21 * Note that the settings for each driver only have effect if the whole
22 * driver is enabled in halconf.h.
23 *
24 * IRQ priorities:
25 * 15...0 Lowest...Highest.
26 *
27 * DMA priorities:
28 * 0...3 Lowest...Highest.
29 */
30
31#ifndef MCUCONF_H
32#define MCUCONF_H
33
34#define STM32L4xx_MCUCONF
35#define STM32L496_MCUCONF
36#define STM32L4A6_MCUCONF
37
38/*
39 * HAL driver system settings.
40 */
41#define STM32_NO_INIT FALSE
42#define STM32_VOS STM32_VOS_RANGE1
43#define STM32_PVD_ENABLE FALSE
44#define STM32_PLS STM32_PLS_LEV0
45#define STM32_HSI16_ENABLED FALSE
46#define STM32_HSI48_ENABLED FALSE
47#define STM32_LSI_ENABLED TRUE
48#define STM32_HSE_ENABLED FALSE
49#define STM32_LSE_ENABLED FALSE
50#define STM32_MSIPLL_ENABLED FALSE
51#define STM32_MSIRANGE STM32_MSIRANGE_4M
52#define STM32_MSISRANGE STM32_MSISRANGE_4M
53#define STM32_SW STM32_SW_PLL
54#define STM32_PLLSRC STM32_PLLSRC_MSI
55#define STM32_PLLM_VALUE 1
56#define STM32_PLLN_VALUE 80
57#define STM32_PLLPDIV_VALUE 0
58#define STM32_PLLP_VALUE 7
59#define STM32_PLLQ_VALUE 6
60#define STM32_PLLR_VALUE 4
61#define STM32_HPRE STM32_HPRE_DIV1
62#define STM32_PPRE1 STM32_PPRE1_DIV1
63#define STM32_PPRE2 STM32_PPRE2_DIV1
64#define STM32_STOPWUCK STM32_STOPWUCK_MSI
65#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
66#define STM32_MCOPRE STM32_MCOPRE_DIV1
67#define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
68#define STM32_PLLSAI1N_VALUE 72
69#define STM32_PLLSAI1PDIV_VALUE 6
70#define STM32_PLLSAI1P_VALUE 7
71#define STM32_PLLSAI1Q_VALUE 6
72#define STM32_PLLSAI1R_VALUE 6
73#define STM32_PLLSAI2N_VALUE 72
74#define STM32_PLLSAI2PDIV_VALUE 6
75#define STM32_PLLSAI2P_VALUE 7
76#define STM32_PLLSAI2R_VALUE 6
77
78/*
79 * Peripherals clock sources.
80 */
81#define STM32_USART1SEL STM32_USART1SEL_SYSCLK
82#define STM32_USART2SEL STM32_USART2SEL_SYSCLK
83#define STM32_USART3SEL STM32_USART3SEL_SYSCLK
84#define STM32_UART4SEL STM32_UART4SEL_SYSCLK
85#define STM32_UART5SEL STM32_UART5SEL_SYSCLK
86#define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
87#define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
88#define STM32_I2C2SEL STM32_I2C2SEL_SYSCLK
89#define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
90#define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
91#define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
92#define STM32_SAI1SEL STM32_SAI1SEL_OFF
93#define STM32_SAI2SEL STM32_SAI2SEL_OFF
94#define STM32_CLK48SEL STM32_CLK48SEL_PLL
95#define STM32_ADCSEL STM32_ADCSEL_SYSCLK
96#define STM32_SWPMI1SEL STM32_SWPMI1SEL_PCLK1
97#define STM32_DFSDMSEL STM32_DFSDMSEL_PCLK2
98#define STM32_RTCSEL STM32_RTCSEL_LSI
99
100/*
101 * IRQ system settings.
102 */
103#define STM32_IRQ_EXTI0_PRIORITY 6
104#define STM32_IRQ_EXTI1_PRIORITY 6
105#define STM32_IRQ_EXTI2_PRIORITY 6
106#define STM32_IRQ_EXTI3_PRIORITY 6
107#define STM32_IRQ_EXTI4_PRIORITY 6
108#define STM32_IRQ_EXTI5_9_PRIORITY 6
109#define STM32_IRQ_EXTI10_15_PRIORITY 6
110#define STM32_IRQ_EXTI1635_38_PRIORITY 6
111#define STM32_IRQ_EXTI18_PRIORITY 6
112#define STM32_IRQ_EXTI19_PRIORITY 6
113#define STM32_IRQ_EXTI20_PRIORITY 6
114#define STM32_IRQ_EXTI21_22_PRIORITY 6
115
116#define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
117#define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
118#define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
119#define STM32_IRQ_TIM1_CC_PRIORITY 7
120#define STM32_IRQ_TIM2_PRIORITY 7
121#define STM32_IRQ_TIM3_PRIORITY 7
122#define STM32_IRQ_TIM4_PRIORITY 7
123#define STM32_IRQ_TIM5_PRIORITY 7
124#define STM32_IRQ_TIM6_PRIORITY 7
125#define STM32_IRQ_TIM7_PRIORITY 7
126#define STM32_IRQ_TIM8_UP_PRIORITY 7
127#define STM32_IRQ_TIM8_CC_PRIORITY 7
128
129#define STM32_IRQ_USART1_PRIORITY 12
130#define STM32_IRQ_USART2_PRIORITY 12
131#define STM32_IRQ_USART3_PRIORITY 12
132#define STM32_IRQ_UART4_PRIORITY 12
133#define STM32_IRQ_UART5_PRIORITY 12
134#define STM32_IRQ_LPUART1_PRIORITY 12
135
136/*
137 * ADC driver system settings.
138 */
139#define STM32_ADC_COMPACT_SAMPLES FALSE
140#define STM32_ADC_USE_ADC1 FALSE
141#define STM32_ADC_USE_ADC2 FALSE
142#define STM32_ADC_USE_ADC3 FALSE
143#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
144#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
145#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
146#define STM32_ADC_ADC1_DMA_PRIORITY 2
147#define STM32_ADC_ADC2_DMA_PRIORITY 2
148#define STM32_ADC_ADC3_DMA_PRIORITY 2
149#define STM32_ADC_ADC12_IRQ_PRIORITY 5
150#define STM32_ADC_ADC3_IRQ_PRIORITY 5
151#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
152#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
153#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5
154#define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
155#define STM32_ADC_ADC123_PRESC ADC_CCR_PRESC_DIV2
156
157/*
158 * CAN driver system settings.
159 */
160#define STM32_CAN_USE_CAN1 FALSE
161#define STM32_CAN_USE_CAN2 FALSE
162#define STM32_CAN_CAN1_IRQ_PRIORITY 11
163#define STM32_CAN_CAN2_IRQ_PRIORITY 11
164
165/*
166 * DAC driver system settings.
167 */
168#define STM32_DAC_DUAL_MODE FALSE
169#define STM32_DAC_USE_DAC1_CH1 FALSE
170#define STM32_DAC_USE_DAC1_CH2 FALSE
171#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
172#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
173#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
174#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
175#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
176#define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
177
178/*
179 * GPT driver system settings.
180 */
181#define STM32_GPT_USE_TIM1 FALSE
182#define STM32_GPT_USE_TIM2 FALSE
183#define STM32_GPT_USE_TIM3 FALSE
184#define STM32_GPT_USE_TIM4 FALSE
185#define STM32_GPT_USE_TIM5 FALSE
186#define STM32_GPT_USE_TIM6 FALSE
187#define STM32_GPT_USE_TIM7 FALSE
188#define STM32_GPT_USE_TIM8 FALSE
189#define STM32_GPT_USE_TIM15 FALSE
190#define STM32_GPT_USE_TIM16 FALSE
191#define STM32_GPT_USE_TIM17 FALSE
192
193/*
194 * I2C driver system settings.
195 */
196#define STM32_I2C_USE_I2C1 FALSE
197#define STM32_I2C_USE_I2C2 FALSE
198#define STM32_I2C_USE_I2C3 FALSE
199#define STM32_I2C_USE_I2C4 FALSE
200#define STM32_I2C_BUSY_TIMEOUT 50
201#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
202#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
203#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
204#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
205#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
206#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
207#define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
208#define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
209#define STM32_I2C_I2C1_IRQ_PRIORITY 5
210#define STM32_I2C_I2C2_IRQ_PRIORITY 5
211#define STM32_I2C_I2C3_IRQ_PRIORITY 5
212#define STM32_I2C_I2C4_IRQ_PRIORITY 5
213#define STM32_I2C_I2C1_DMA_PRIORITY 3
214#define STM32_I2C_I2C2_DMA_PRIORITY 3
215#define STM32_I2C_I2C3_DMA_PRIORITY 3
216#define STM32_I2C_I2C4_DMA_PRIORITY 3
217#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
218
219/*
220 * ICU driver system settings.
221 */
222#define STM32_ICU_USE_TIM1 FALSE
223#define STM32_ICU_USE_TIM2 FALSE
224#define STM32_ICU_USE_TIM3 FALSE
225#define STM32_ICU_USE_TIM4 FALSE
226#define STM32_ICU_USE_TIM5 FALSE
227#define STM32_ICU_USE_TIM8 FALSE
228#define STM32_ICU_USE_TIM15 FALSE
229#define STM32_ICU_USE_TIM16 FALSE
230#define STM32_ICU_USE_TIM17 FALSE
231
232/*
233 * PWM driver system settings.
234 */
235#define STM32_PWM_USE_ADVANCED FALSE
236#define STM32_PWM_USE_TIM1 FALSE
237#define STM32_PWM_USE_TIM2 FALSE
238#define STM32_PWM_USE_TIM3 FALSE
239#define STM32_PWM_USE_TIM4 FALSE
240#define STM32_PWM_USE_TIM5 FALSE
241#define STM32_PWM_USE_TIM8 FALSE
242#define STM32_PWM_USE_TIM15 FALSE
243#define STM32_PWM_USE_TIM16 FALSE
244#define STM32_PWM_USE_TIM17 FALSE
245
246/*
247 * RTC driver system settings.
248 */
249#define STM32_RTC_PRESA_VALUE 32
250#define STM32_RTC_PRESS_VALUE 1024
251#define STM32_RTC_CR_INIT 0
252#define STM32_RTC_TAMPCR_INIT 0
253
254/*
255 * SDC driver system settings.
256 */
257#define STM32_SDC_USE_SDMMC1 FALSE
258#define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
259#define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
260#define STM32_SDC_SDMMC_READ_TIMEOUT 1000
261#define STM32_SDC_SDMMC_CLOCK_DELAY 10
262#define STM32_SDC_SDMMC1_DMA_PRIORITY 3
263#define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
264#define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
265
266/*
267 * SERIAL driver system settings.
268 */
269#define STM32_SERIAL_USE_USART1 FALSE
270#define STM32_SERIAL_USE_USART2 FALSE
271#define STM32_SERIAL_USE_USART3 FALSE
272#define STM32_SERIAL_USE_UART4 FALSE
273#define STM32_SERIAL_USE_UART5 FALSE
274#define STM32_SERIAL_USE_LPUART1 TRUE
275#define STM32_SERIAL_USART1_PRIORITY 12
276#define STM32_SERIAL_USART2_PRIORITY 12
277#define STM32_SERIAL_USART3_PRIORITY 12
278#define STM32_SERIAL_UART4_PRIORITY 12
279#define STM32_SERIAL_UART5_PRIORITY 12
280#define STM32_SERIAL_LPUART1_PRIORITY 12
281
282/*
283 * SPI driver system settings.
284 */
285#define STM32_SPI_USE_SPI1 FALSE
286#define STM32_SPI_USE_SPI2 FALSE
287#define STM32_SPI_USE_SPI3 FALSE
288#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
289#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
290#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
291#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
292#define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
293#define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
294#define STM32_SPI_SPI1_DMA_PRIORITY 1
295#define STM32_SPI_SPI2_DMA_PRIORITY 1
296#define STM32_SPI_SPI3_DMA_PRIORITY 1
297#define STM32_SPI_SPI1_IRQ_PRIORITY 10
298#define STM32_SPI_SPI2_IRQ_PRIORITY 10
299#define STM32_SPI_SPI3_IRQ_PRIORITY 10
300#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
301
302/*
303 * ST driver system settings.
304 */
305#define STM32_ST_IRQ_PRIORITY 8
306#define STM32_ST_USE_TIMER 2
307
308/*
309 * TRNG driver system settings.
310 */
311#define STM32_TRNG_USE_RNG1 FALSE
312
313/*
314 * UART driver system settings.
315 */
316#define STM32_UART_USE_USART1 FALSE
317#define STM32_UART_USE_USART2 FALSE
318#define STM32_UART_USE_USART3 FALSE
319#define STM32_UART_USE_UART4 FALSE
320#define STM32_UART_USE_UART5 FALSE
321#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
322#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
323#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
324#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
325#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
326#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
327#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
328#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
329#define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
330#define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
331#define STM32_UART_USART1_IRQ_PRIORITY 12
332#define STM32_UART_USART2_IRQ_PRIORITY 12
333#define STM32_UART_USART3_IRQ_PRIORITY 12
334#define STM32_UART_UART4_IRQ_PRIORITY 12
335#define STM32_UART_UART5_IRQ_PRIORITY 12
336#define STM32_UART_USART1_DMA_PRIORITY 0
337#define STM32_UART_USART2_DMA_PRIORITY 0
338#define STM32_UART_USART3_DMA_PRIORITY 0
339#define STM32_UART_UART4_DMA_PRIORITY 0
340#define STM32_UART_UART5_DMA_PRIORITY 0
341#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
342
343/*
344 * USB driver system settings.
345 */
346#define STM32_USB_USE_OTG1 FALSE
347#define STM32_USB_OTG1_IRQ_PRIORITY 14
348#define STM32_USB_OTG1_RX_FIFO_SIZE 512
349
350/*
351 * WDG driver system settings.
352 */
353#define STM32_WDG_USE_IWDG FALSE
354
355/*
356 * WSPI driver system settings.
357 */
358#define STM32_WSPI_USE_QUADSPI1 FALSE
359#define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
360#define STM32_WSPI_QUADSPI1_PRESCALER_VALUE 1
361
362#endif /* MCUCONF_H */