aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h')
-rw-r--r--lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h259
1 files changed, 259 insertions, 0 deletions
diff --git a/lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h b/lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h
new file mode 100644
index 000000000..6a87b4b8b
--- /dev/null
+++ b/lib/chibios/demos/various/RT-Win32-Simulator/cfg/mcuconf.h
@@ -0,0 +1,259 @@
1/*
2 ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F0xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 3...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F0xx_MCUCONF
35
36/*
37 * HAL driver system settings.
38 */
39#define STM32_NO_INIT FALSE
40#define STM32_PVD_ENABLE FALSE
41#define STM32_PLS STM32_PLS_LEV0
42#define STM32_HSI_ENABLED TRUE
43#define STM32_HSI14_ENABLED TRUE
44#define STM32_HSI48_ENABLED FALSE
45#define STM32_LSI_ENABLED TRUE
46#define STM32_HSE_ENABLED FALSE
47#define STM32_LSE_ENABLED FALSE
48#define STM32_SW STM32_SW_PLL
49#define STM32_PLLSRC STM32_PLLSRC_HSI_DIV2
50#define STM32_PREDIV_VALUE 1
51#define STM32_PLLMUL_VALUE 12
52#define STM32_HPRE STM32_HPRE_DIV1
53#define STM32_PPRE STM32_PPRE_DIV1
54#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
55#define STM32_MCOPRE STM32_MCOPRE_DIV1
56#define STM32_PLLNODIV STM32_PLLNODIV_DIV2
57#define STM32_USBSW STM32_USBSW_HSI48
58#define STM32_CECSW STM32_CECSW_HSI
59#define STM32_I2C1SW STM32_I2C1SW_HSI
60#define STM32_USART1SW STM32_USART1SW_PCLK
61#define STM32_RTCSEL STM32_RTCSEL_LSI
62
63/*
64 * IRQ system settings.
65 */
66#define STM32_IRQ_EXTI0_1_IRQ_PRIORITY 3
67#define STM32_IRQ_EXTI2_3_IRQ_PRIORITY 3
68#define STM32_IRQ_EXTI4_15_IRQ_PRIORITY 3
69#define STM32_IRQ_EXTI16_IRQ_PRIORITY 3
70#define STM32_IRQ_EXTI17_20_IRQ_PRIORITY 3
71#define STM32_IRQ_EXTI21_22_IRQ_PRIORITY 3
72
73/*
74 * ADC driver system settings.
75 */
76#define STM32_ADC_USE_ADC1 FALSE
77#define STM32_ADC_ADC1_CKMODE STM32_ADC_CKMODE_ADCCLK
78#define STM32_ADC_ADC1_DMA_PRIORITY 2
79#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 2
80#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
81
82/*
83 * CAN driver system settings.
84 */
85#define STM32_CAN_USE_CAN1 FALSE
86#define STM32_CAN_CAN1_IRQ_PRIORITY 3
87
88/*
89 * DAC driver system settings.
90 */
91#define STM32_DAC_DUAL_MODE FALSE
92#define STM32_DAC_USE_DAC1_CH1 FALSE
93#define STM32_DAC_USE_DAC1_CH2 FALSE
94#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 2
95#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 2
96#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
97#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
98#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
99#define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
100
101/*
102 * GPT driver system settings.
103 */
104#define STM32_GPT_USE_TIM1 FALSE
105#define STM32_GPT_USE_TIM2 FALSE
106#define STM32_GPT_USE_TIM3 FALSE
107#define STM32_GPT_USE_TIM6 FALSE
108#define STM32_GPT_USE_TIM14 FALSE
109#define STM32_GPT_TIM1_IRQ_PRIORITY 2
110#define STM32_GPT_TIM2_IRQ_PRIORITY 2
111#define STM32_GPT_TIM3_IRQ_PRIORITY 2
112#define STM32_GPT_TIM6_IRQ_PRIORITY 2
113#define STM32_GPT_TIM14_IRQ_PRIORITY 2
114
115/*
116 * I2C driver system settings.
117 */
118#define STM32_I2C_USE_I2C1 FALSE
119#define STM32_I2C_USE_I2C2 FALSE
120#define STM32_I2C_BUSY_TIMEOUT 50
121#define STM32_I2C_I2C1_IRQ_PRIORITY 3
122#define STM32_I2C_I2C2_IRQ_PRIORITY 3
123#define STM32_I2C_USE_DMA TRUE
124#define STM32_I2C_I2C1_DMA_PRIORITY 1
125#define STM32_I2C_I2C2_DMA_PRIORITY 1
126#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
127#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
128#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
129#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
130#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
131
132/*
133 * I2S driver system settings.
134 */
135#define STM32_I2S_USE_SPI1 FALSE
136#define STM32_I2S_USE_SPI2 FALSE
137#define STM32_I2S_SPI1_MODE (STM32_I2S_MODE_MASTER | \
138 STM32_I2S_MODE_RX)
139#define STM32_I2S_SPI2_MODE (STM32_I2S_MODE_MASTER | \
140 STM32_I2S_MODE_RX)
141#define STM32_I2S_SPI1_IRQ_PRIORITY 2
142#define STM32_I2S_SPI2_IRQ_PRIORITY 2
143#define STM32_I2S_SPI1_DMA_PRIORITY 1
144#define STM32_I2S_SPI2_DMA_PRIORITY 1
145#define STM32_I2S_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
146#define STM32_I2S_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
147#define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
148#define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
149#define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
150
151/*
152 * I2S driver system settings.
153 */
154#define STM32_I2S_USE_SPI1 FALSE
155#define STM32_I2S_USE_SPI2 FALSE
156#define STM32_I2S_SPI1_MODE (STM32_I2S_MODE_MASTER | \
157 STM32_I2S_MODE_RX)
158#define STM32_I2S_SPI2_MODE (STM32_I2S_MODE_MASTER | \
159 STM32_I2S_MODE_RX)
160#define STM32_I2S_SPI1_IRQ_PRIORITY 2
161#define STM32_I2S_SPI2_IRQ_PRIORITY 2
162#define STM32_I2S_SPI1_DMA_PRIORITY 1
163#define STM32_I2S_SPI2_DMA_PRIORITY 1
164#define STM32_I2S_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
165#define STM32_I2S_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
166#define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
167#define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
168#define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
169
170/*
171 * ICU driver system settings.
172 */
173#define STM32_ICU_USE_TIM1 FALSE
174#define STM32_ICU_USE_TIM2 FALSE
175#define STM32_ICU_USE_TIM3 FALSE
176#define STM32_ICU_TIM1_IRQ_PRIORITY 3
177#define STM32_ICU_TIM2_IRQ_PRIORITY 3
178#define STM32_ICU_TIM3_IRQ_PRIORITY 3
179
180/*
181 * PWM driver system settings.
182 */
183#define STM32_PWM_USE_ADVANCED FALSE
184#define STM32_PWM_USE_TIM1 FALSE
185#define STM32_PWM_USE_TIM2 FALSE
186#define STM32_PWM_USE_TIM3 FALSE
187#define STM32_PWM_TIM1_IRQ_PRIORITY 3
188#define STM32_PWM_TIM2_IRQ_PRIORITY 3
189#define STM32_PWM_TIM3_IRQ_PRIORITY 3
190
191/*
192 * SERIAL driver system settings.
193 */
194#define STM32_SERIAL_USE_USART1 FALSE
195#define STM32_SERIAL_USE_USART2 TRUE
196#define STM32_SERIAL_USE_USART3 FALSE
197#define STM32_SERIAL_USE_UART4 FALSE
198#define STM32_SERIAL_USART1_PRIORITY 3
199#define STM32_SERIAL_USART2_PRIORITY 3
200#define STM32_SERIAL_USART3_8_PRIORITY 3
201
202/*
203 * SPI driver system settings.
204 */
205#define STM32_SPI_USE_SPI1 FALSE
206#define STM32_SPI_USE_SPI2 FALSE
207#define STM32_SPI_SPI1_DMA_PRIORITY 1
208#define STM32_SPI_SPI2_DMA_PRIORITY 1
209#define STM32_SPI_SPI1_IRQ_PRIORITY 2
210#define STM32_SPI_SPI2_IRQ_PRIORITY 2
211#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
212#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
213#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
214#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
215#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
216
217/*
218 * ST driver system settings.
219 */
220#define STM32_ST_IRQ_PRIORITY 2
221#define STM32_ST_USE_TIMER 2
222
223/*
224 * UART driver system settings.
225 */
226#define STM32_UART_USE_USART1 FALSE
227#define STM32_UART_USE_USART2 FALSE
228#define STM32_UART_USE_USART3 FALSE
229#define STM32_UART_USE_UART4 FALSE
230#define STM32_UART_USART1_IRQ_PRIORITY 3
231#define STM32_UART_USART2_IRQ_PRIORITY 3
232#define STM32_UART_USART3_8_IRQ_PRIORITY 3
233#define STM32_UART_USART1_DMA_PRIORITY 0
234#define STM32_UART_USART2_DMA_PRIORITY 0
235#define STM32_UART_USART3_DMA_PRIORITY 0
236#define STM32_UART_UART4_DMA_PRIORITY 0
237#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
238#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
239#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
240#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
241#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
242#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
243#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
244#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
245#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
246
247/*
248 * USB driver system settings.
249 */
250#define STM32_USB_USE_USB1 FALSE
251#define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
252#define STM32_USB_USB1_LP_IRQ_PRIORITY 3
253
254/*
255 * WDG driver system settings.
256 */
257#define STM32_WDG_USE_IWDG FALSE
258
259#endif /* MCUCONF_H */