diff options
Diffstat (limited to 'lib/chibios/os/common/ext/ST/STM32L0xx/stm32l082xx.h')
-rw-r--r-- | lib/chibios/os/common/ext/ST/STM32L0xx/stm32l082xx.h | 7821 |
1 files changed, 7821 insertions, 0 deletions
diff --git a/lib/chibios/os/common/ext/ST/STM32L0xx/stm32l082xx.h b/lib/chibios/os/common/ext/ST/STM32L0xx/stm32l082xx.h new file mode 100644 index 000000000..d77c613fe --- /dev/null +++ b/lib/chibios/os/common/ext/ST/STM32L0xx/stm32l082xx.h | |||
@@ -0,0 +1,7821 @@ | |||
1 | /** | ||
2 | ****************************************************************************** | ||
3 | * @file stm32l082xx.h | ||
4 | * @author MCD Application Team | ||
5 | * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File. | ||
6 | * This file contains all the peripheral register's definitions, bits | ||
7 | * definitions and memory mapping for stm32l082xx devices. | ||
8 | * | ||
9 | * This file contains: | ||
10 | * - Data structures and the address mapping for all peripherals | ||
11 | * - Peripheral's registers declarations and bits definition | ||
12 | * - Macros to access peripheral's registers hardware | ||
13 | * | ||
14 | ****************************************************************************** | ||
15 | * @attention | ||
16 | * | ||
17 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> | ||
18 | * | ||
19 | * Redistribution and use in source and binary forms, with or without modification, | ||
20 | * are permitted provided that the following conditions are met: | ||
21 | * 1. Redistributions of source code must retain the above copyright notice, | ||
22 | * this list of conditions and the following disclaimer. | ||
23 | * 2. Redistributions in binary form must reproduce the above copyright notice, | ||
24 | * this list of conditions and the following disclaimer in the documentation | ||
25 | * and/or other materials provided with the distribution. | ||
26 | * 3. Neither the name of STMicroelectronics nor the names of its contributors | ||
27 | * may be used to endorse or promote products derived from this software | ||
28 | * without specific prior written permission. | ||
29 | * | ||
30 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" | ||
31 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE | ||
32 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE | ||
33 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE | ||
34 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL | ||
35 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR | ||
36 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER | ||
37 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, | ||
38 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | ||
39 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
40 | * | ||
41 | ****************************************************************************** | ||
42 | */ | ||
43 | |||
44 | /** @addtogroup CMSIS | ||
45 | * @{ | ||
46 | */ | ||
47 | |||
48 | /** @addtogroup stm32l082xx | ||
49 | * @{ | ||
50 | */ | ||
51 | |||
52 | #ifndef __STM32L082xx_H | ||
53 | #define __STM32L082xx_H | ||
54 | |||
55 | #ifdef __cplusplus | ||
56 | extern "C" { | ||
57 | #endif | ||
58 | |||
59 | |||
60 | /** @addtogroup Configuration_section_for_CMSIS | ||
61 | * @{ | ||
62 | */ | ||
63 | /** | ||
64 | * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals | ||
65 | */ | ||
66 | #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */ | ||
67 | #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */ | ||
68 | #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */ | ||
69 | #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */ | ||
70 | #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ | ||
71 | |||
72 | /** | ||
73 | * @} | ||
74 | */ | ||
75 | |||
76 | /** @addtogroup Peripheral_interrupt_number_definition | ||
77 | * @{ | ||
78 | */ | ||
79 | |||
80 | /** | ||
81 | * @brief stm32l082xx Interrupt Number Definition, according to the selected device | ||
82 | * in @ref Library_configuration_section | ||
83 | */ | ||
84 | |||
85 | /*!< Interrupt Number Definition */ | ||
86 | typedef enum | ||
87 | { | ||
88 | /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/ | ||
89 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ | ||
90 | HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */ | ||
91 | SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */ | ||
92 | PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */ | ||
93 | SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */ | ||
94 | |||
95 | /****** STM32L-0 specific Interrupt Numbers *********************************************************/ | ||
96 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ | ||
97 | PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */ | ||
98 | RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */ | ||
99 | FLASH_IRQn = 3, /*!< FLASH Interrupt */ | ||
100 | RCC_CRS_IRQn = 4, /*!< RCC and CRS Interrupts */ | ||
101 | EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */ | ||
102 | EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */ | ||
103 | EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */ | ||
104 | TSC_IRQn = 8, /*!< TSC Interrupt */ | ||
105 | DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */ | ||
106 | DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */ | ||
107 | DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */ | ||
108 | ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */ | ||
109 | LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */ | ||
110 | USART4_5_IRQn = 14, /*!< USART4 and USART5 Interrupt */ | ||
111 | TIM2_IRQn = 15, /*!< TIM2 Interrupt */ | ||
112 | TIM3_IRQn = 16, /*!< TIM3 Interrupt */ | ||
113 | TIM6_DAC_IRQn = 17, /*!< TIM6 and DAC Interrupts */ | ||
114 | TIM7_IRQn = 18, /*!< TIM7 Interrupt */ | ||
115 | TIM21_IRQn = 20, /*!< TIM21 Interrupt */ | ||
116 | I2C3_IRQn = 21, /*!< I2C3 Interrupt */ | ||
117 | TIM22_IRQn = 22, /*!< TIM22 Interrupt */ | ||
118 | I2C1_IRQn = 23, /*!< I2C1 Interrupt */ | ||
119 | I2C2_IRQn = 24, /*!< I2C2 Interrupt */ | ||
120 | SPI1_IRQn = 25, /*!< SPI1 Interrupt */ | ||
121 | SPI2_IRQn = 26, /*!< SPI2 Interrupt */ | ||
122 | USART1_IRQn = 27, /*!< USART1 Interrupt */ | ||
123 | USART2_IRQn = 28, /*!< USART2 Interrupt */ | ||
124 | AES_RNG_LPUART1_IRQn = 29, /*!< AES and RNG and LPUART1 Interrupts */ | ||
125 | USB_IRQn = 31, /*!< USB global Interrupt */ | ||
126 | } IRQn_Type; | ||
127 | |||
128 | /** | ||
129 | * @} | ||
130 | */ | ||
131 | |||
132 | #include "core_cm0plus.h" | ||
133 | #include "system_stm32l0xx.h" | ||
134 | #include <stdint.h> | ||
135 | |||
136 | /** @addtogroup Peripheral_registers_structures | ||
137 | * @{ | ||
138 | */ | ||
139 | |||
140 | /** | ||
141 | * @brief Analog to Digital Converter | ||
142 | */ | ||
143 | |||
144 | typedef struct | ||
145 | { | ||
146 | __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */ | ||
147 | __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */ | ||
148 | __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */ | ||
149 | __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */ | ||
150 | __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */ | ||
151 | __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */ | ||
152 | uint32_t RESERVED1; /*!< Reserved, 0x18 */ | ||
153 | uint32_t RESERVED2; /*!< Reserved, 0x1C */ | ||
154 | __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */ | ||
155 | uint32_t RESERVED3; /*!< Reserved, 0x24 */ | ||
156 | __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */ | ||
157 | uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */ | ||
158 | __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */ | ||
159 | uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */ | ||
160 | __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */ | ||
161 | } ADC_TypeDef; | ||
162 | |||
163 | typedef struct | ||
164 | { | ||
165 | __IO uint32_t CCR; | ||
166 | } ADC_Common_TypeDef; | ||
167 | |||
168 | /** | ||
169 | * @brief AES hardware accelerator | ||
170 | */ | ||
171 | |||
172 | typedef struct | ||
173 | { | ||
174 | __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */ | ||
175 | __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */ | ||
176 | __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */ | ||
177 | __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */ | ||
178 | __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */ | ||
179 | __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */ | ||
180 | __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */ | ||
181 | __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */ | ||
182 | __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */ | ||
183 | __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */ | ||
184 | __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */ | ||
185 | __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */ | ||
186 | } AES_TypeDef; | ||
187 | |||
188 | /** | ||
189 | * @brief Comparator | ||
190 | */ | ||
191 | |||
192 | typedef struct | ||
193 | { | ||
194 | __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */ | ||
195 | } COMP_TypeDef; | ||
196 | |||
197 | typedef struct | ||
198 | { | ||
199 | __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ | ||
200 | } COMP_Common_TypeDef; | ||
201 | |||
202 | |||
203 | /** | ||
204 | * @brief CRC calculation unit | ||
205 | */ | ||
206 | |||
207 | typedef struct | ||
208 | { | ||
209 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ | ||
210 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ | ||
211 | uint8_t RESERVED0; /*!< Reserved, 0x05 */ | ||
212 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ | ||
213 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ | ||
214 | uint32_t RESERVED2; /*!< Reserved, 0x0C */ | ||
215 | __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ | ||
216 | __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ | ||
217 | } CRC_TypeDef; | ||
218 | |||
219 | /** | ||
220 | * @brief Clock Recovery System | ||
221 | */ | ||
222 | |||
223 | typedef struct | ||
224 | { | ||
225 | __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ | ||
226 | __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ | ||
227 | __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ | ||
228 | __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ | ||
229 | } CRS_TypeDef; | ||
230 | |||
231 | /** | ||
232 | * @brief Digital to Analog Converter | ||
233 | */ | ||
234 | |||
235 | typedef struct | ||
236 | { | ||
237 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ | ||
238 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ | ||
239 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ | ||
240 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ | ||
241 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ | ||
242 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ | ||
243 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ | ||
244 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ | ||
245 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ | ||
246 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ | ||
247 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ | ||
248 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ | ||
249 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ | ||
250 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ | ||
251 | } DAC_TypeDef; | ||
252 | |||
253 | /** | ||
254 | * @brief Debug MCU | ||
255 | */ | ||
256 | |||
257 | typedef struct | ||
258 | { | ||
259 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ | ||
260 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ | ||
261 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ | ||
262 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ | ||
263 | }DBGMCU_TypeDef; | ||
264 | |||
265 | /** | ||
266 | * @brief DMA Controller | ||
267 | */ | ||
268 | |||
269 | typedef struct | ||
270 | { | ||
271 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ | ||
272 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ | ||
273 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ | ||
274 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ | ||
275 | } DMA_Channel_TypeDef; | ||
276 | |||
277 | typedef struct | ||
278 | { | ||
279 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ | ||
280 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ | ||
281 | } DMA_TypeDef; | ||
282 | |||
283 | typedef struct | ||
284 | { | ||
285 | __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */ | ||
286 | } DMA_Request_TypeDef; | ||
287 | |||
288 | /** | ||
289 | * @brief External Interrupt/Event Controller | ||
290 | */ | ||
291 | |||
292 | typedef struct | ||
293 | { | ||
294 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ | ||
295 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ | ||
296 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ | ||
297 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ | ||
298 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ | ||
299 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ | ||
300 | }EXTI_TypeDef; | ||
301 | |||
302 | /** | ||
303 | * @brief FLASH Registers | ||
304 | */ | ||
305 | typedef struct | ||
306 | { | ||
307 | __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ | ||
308 | __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ | ||
309 | __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ | ||
310 | __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ | ||
311 | __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ | ||
312 | __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ | ||
313 | __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ | ||
314 | __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */ | ||
315 | __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */ | ||
316 | __IO uint32_t RESERVED1[23]; /*!< Reserved1, Address offset: 0x24 */ | ||
317 | __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */ | ||
318 | } FLASH_TypeDef; | ||
319 | |||
320 | |||
321 | /** | ||
322 | * @brief Option Bytes Registers | ||
323 | */ | ||
324 | typedef struct | ||
325 | { | ||
326 | __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ | ||
327 | __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ | ||
328 | __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */ | ||
329 | __IO uint32_t WRP23; /*!< write protection Bytes 2 and 3 Address offset: 0x0C */ | ||
330 | __IO uint32_t WRP45; /*!< write protection Bytes 4 and 5 Address offset: 0x10 */ | ||
331 | } OB_TypeDef; | ||
332 | |||
333 | |||
334 | /** | ||
335 | * @brief General Purpose IO | ||
336 | */ | ||
337 | |||
338 | typedef struct | ||
339 | { | ||
340 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ | ||
341 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ | ||
342 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ | ||
343 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ | ||
344 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ | ||
345 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ | ||
346 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ | ||
347 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ | ||
348 | __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ | ||
349 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ | ||
350 | }GPIO_TypeDef; | ||
351 | |||
352 | /** | ||
353 | * @brief LPTIMIMER | ||
354 | */ | ||
355 | typedef struct | ||
356 | { | ||
357 | __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ | ||
358 | __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ | ||
359 | __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ | ||
360 | __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ | ||
361 | __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ | ||
362 | __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ | ||
363 | __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ | ||
364 | __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ | ||
365 | } LPTIM_TypeDef; | ||
366 | |||
367 | /** | ||
368 | * @brief SysTem Configuration | ||
369 | */ | ||
370 | |||
371 | typedef struct | ||
372 | { | ||
373 | __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ | ||
374 | __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */ | ||
375 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */ | ||
376 | uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ | ||
377 | __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */ | ||
378 | } SYSCFG_TypeDef; | ||
379 | |||
380 | |||
381 | |||
382 | /** | ||
383 | * @brief Inter-integrated Circuit Interface | ||
384 | */ | ||
385 | |||
386 | typedef struct | ||
387 | { | ||
388 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ | ||
389 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ | ||
390 | __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ | ||
391 | __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ | ||
392 | __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ | ||
393 | __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ | ||
394 | __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ | ||
395 | __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ | ||
396 | __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ | ||
397 | __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ | ||
398 | __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ | ||
399 | }I2C_TypeDef; | ||
400 | |||
401 | |||
402 | /** | ||
403 | * @brief Independent WATCHDOG | ||
404 | */ | ||
405 | typedef struct | ||
406 | { | ||
407 | __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ | ||
408 | __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ | ||
409 | __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ | ||
410 | __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ | ||
411 | __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ | ||
412 | } IWDG_TypeDef; | ||
413 | |||
414 | /** | ||
415 | * @brief MIFARE Firewall | ||
416 | */ | ||
417 | typedef struct | ||
418 | { | ||
419 | __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */ | ||
420 | __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */ | ||
421 | __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */ | ||
422 | __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */ | ||
423 | __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */ | ||
424 | __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */ | ||
425 | __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */ | ||
426 | __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */ | ||
427 | __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */ | ||
428 | |||
429 | } FIREWALL_TypeDef; | ||
430 | |||
431 | /** | ||
432 | * @brief Power Control | ||
433 | */ | ||
434 | typedef struct | ||
435 | { | ||
436 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ | ||
437 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ | ||
438 | } PWR_TypeDef; | ||
439 | |||
440 | /** | ||
441 | * @brief Reset and Clock Control | ||
442 | */ | ||
443 | typedef struct | ||
444 | { | ||
445 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ | ||
446 | __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ | ||
447 | __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */ | ||
448 | __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */ | ||
449 | __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */ | ||
450 | __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */ | ||
451 | __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */ | ||
452 | __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */ | ||
453 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */ | ||
454 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ | ||
455 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */ | ||
456 | __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */ | ||
457 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */ | ||
458 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */ | ||
459 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */ | ||
460 | __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */ | ||
461 | __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */ | ||
462 | __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */ | ||
463 | __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */ | ||
464 | __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */ | ||
465 | __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */ | ||
466 | } RCC_TypeDef; | ||
467 | |||
468 | /** | ||
469 | * @brief Random numbers generator | ||
470 | */ | ||
471 | typedef struct | ||
472 | { | ||
473 | __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ | ||
474 | __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ | ||
475 | __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ | ||
476 | } RNG_TypeDef; | ||
477 | |||
478 | /** | ||
479 | * @brief Real-Time Clock | ||
480 | */ | ||
481 | typedef struct | ||
482 | { | ||
483 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ | ||
484 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ | ||
485 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ | ||
486 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ | ||
487 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ | ||
488 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ | ||
489 | uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */ | ||
490 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ | ||
491 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ | ||
492 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ | ||
493 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ | ||
494 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ | ||
495 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ | ||
496 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ | ||
497 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ | ||
498 | __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ | ||
499 | __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ | ||
500 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ | ||
501 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ | ||
502 | __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */ | ||
503 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ | ||
504 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ | ||
505 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ | ||
506 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ | ||
507 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ | ||
508 | } RTC_TypeDef; | ||
509 | |||
510 | |||
511 | /** | ||
512 | * @brief Serial Peripheral Interface | ||
513 | */ | ||
514 | typedef struct | ||
515 | { | ||
516 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ | ||
517 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ | ||
518 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ | ||
519 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ | ||
520 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ | ||
521 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ | ||
522 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ | ||
523 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ | ||
524 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ | ||
525 | } SPI_TypeDef; | ||
526 | |||
527 | /** | ||
528 | * @brief TIM | ||
529 | */ | ||
530 | typedef struct | ||
531 | { | ||
532 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ | ||
533 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ | ||
534 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ | ||
535 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ | ||
536 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ | ||
537 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ | ||
538 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ | ||
539 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ | ||
540 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ | ||
541 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ | ||
542 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ | ||
543 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ | ||
544 | uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */ | ||
545 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ | ||
546 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ | ||
547 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ | ||
548 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ | ||
549 | uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */ | ||
550 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ | ||
551 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ | ||
552 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ | ||
553 | } TIM_TypeDef; | ||
554 | |||
555 | /** | ||
556 | * @brief Touch Sensing Controller (TSC) | ||
557 | */ | ||
558 | typedef struct | ||
559 | { | ||
560 | __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ | ||
561 | __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ | ||
562 | __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ | ||
563 | __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ | ||
564 | __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ | ||
565 | uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ | ||
566 | __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ | ||
567 | uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ | ||
568 | __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ | ||
569 | uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ | ||
570 | __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ | ||
571 | uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ | ||
572 | __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ | ||
573 | __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */ | ||
574 | } TSC_TypeDef; | ||
575 | |||
576 | /** | ||
577 | * @brief Universal Synchronous Asynchronous Receiver Transmitter | ||
578 | */ | ||
579 | typedef struct | ||
580 | { | ||
581 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ | ||
582 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ | ||
583 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ | ||
584 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ | ||
585 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ | ||
586 | __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ | ||
587 | __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ | ||
588 | __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ | ||
589 | __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ | ||
590 | __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ | ||
591 | __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ | ||
592 | } USART_TypeDef; | ||
593 | |||
594 | /** | ||
595 | * @brief Window WATCHDOG | ||
596 | */ | ||
597 | typedef struct | ||
598 | { | ||
599 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ | ||
600 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ | ||
601 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ | ||
602 | } WWDG_TypeDef; | ||
603 | |||
604 | /** | ||
605 | * @brief Universal Serial Bus Full Speed Device | ||
606 | */ | ||
607 | typedef struct | ||
608 | { | ||
609 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ | ||
610 | __IO uint16_t RESERVED0; /*!< Reserved */ | ||
611 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ | ||
612 | __IO uint16_t RESERVED1; /*!< Reserved */ | ||
613 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ | ||
614 | __IO uint16_t RESERVED2; /*!< Reserved */ | ||
615 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ | ||
616 | __IO uint16_t RESERVED3; /*!< Reserved */ | ||
617 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ | ||
618 | __IO uint16_t RESERVED4; /*!< Reserved */ | ||
619 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ | ||
620 | __IO uint16_t RESERVED5; /*!< Reserved */ | ||
621 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ | ||
622 | __IO uint16_t RESERVED6; /*!< Reserved */ | ||
623 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ | ||
624 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ | ||
625 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ | ||
626 | __IO uint16_t RESERVED8; /*!< Reserved */ | ||
627 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ | ||
628 | __IO uint16_t RESERVED9; /*!< Reserved */ | ||
629 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ | ||
630 | __IO uint16_t RESERVEDA; /*!< Reserved */ | ||
631 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ | ||
632 | __IO uint16_t RESERVEDB; /*!< Reserved */ | ||
633 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ | ||
634 | __IO uint16_t RESERVEDC; /*!< Reserved */ | ||
635 | __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ | ||
636 | __IO uint16_t RESERVEDD; /*!< Reserved */ | ||
637 | __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ | ||
638 | __IO uint16_t RESERVEDE; /*!< Reserved */ | ||
639 | } USB_TypeDef; | ||
640 | |||
641 | /** | ||
642 | * @} | ||
643 | */ | ||
644 | |||
645 | /** @addtogroup Peripheral_memory_map | ||
646 | * @{ | ||
647 | */ | ||
648 | #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */ | ||
649 | #define FLASH_BANK2_BASE ((uint32_t)0x08018000U) /*!< FLASH BANK2 base address in the alias region */ | ||
650 | #define FLASH_BANK1_END ((uint32_t)0x08017FFFU) /*!< Program end FLASH BANK1 address */ | ||
651 | #define FLASH_BANK2_END ((uint32_t)0x0802FFFFU) /*!< Program end FLASH BANK2 address */ | ||
652 | #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */ | ||
653 | #define DATA_EEPROM_BANK2_BASE ((uint32_t)0x08080C00U) /*!< DATA EEPROM BANK2 base address in the alias region */ | ||
654 | #define DATA_EEPROM_BANK1_END ((uint32_t)0x08080BFFU) /*!< Program end DATA EEPROM BANK1 address */ | ||
655 | #define DATA_EEPROM_BANK2_END ((uint32_t)0x080817FFU) /*!< Program end DATA EEPROM BANK2 address */ | ||
656 | #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */ | ||
657 | #define SRAM_SIZE_MAX ((uint32_t)0x00005000U) /*!< maximum SRAM size (up to 20KBytes) */ | ||
658 | |||
659 | #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */ | ||
660 | |||
661 | /*!< Peripheral memory map */ | ||
662 | #define APBPERIPH_BASE PERIPH_BASE | ||
663 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U) | ||
664 | #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U) | ||
665 | |||
666 | #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U) | ||
667 | #define TIM3_BASE (APBPERIPH_BASE + 0x00000400U) | ||
668 | #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U) | ||
669 | #define TIM7_BASE (APBPERIPH_BASE + 0x00001400U) | ||
670 | #define RTC_BASE (APBPERIPH_BASE + 0x00002800U) | ||
671 | #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U) | ||
672 | #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U) | ||
673 | #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U) | ||
674 | #define USART2_BASE (APBPERIPH_BASE + 0x00004400U) | ||
675 | #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U) | ||
676 | #define USART4_BASE (APBPERIPH_BASE + 0x00004C00U) | ||
677 | #define USART5_BASE (APBPERIPH_BASE + 0x00005000U) | ||
678 | #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U) | ||
679 | #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U) | ||
680 | #define CRS_BASE (APBPERIPH_BASE + 0x00006C00U) | ||
681 | #define PWR_BASE (APBPERIPH_BASE + 0x00007000U) | ||
682 | #define DAC_BASE (APBPERIPH_BASE + 0x00007400U) | ||
683 | #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U) | ||
684 | #define I2C3_BASE (APBPERIPH_BASE + 0x00007800U) | ||
685 | |||
686 | #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U) | ||
687 | #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U) | ||
688 | #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU) | ||
689 | #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE) | ||
690 | #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U) | ||
691 | #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U) | ||
692 | #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U) | ||
693 | #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U) | ||
694 | #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U) | ||
695 | #define ADC_BASE (APBPERIPH_BASE + 0x00012708U) | ||
696 | #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U) | ||
697 | #define USART1_BASE (APBPERIPH_BASE + 0x00013800U) | ||
698 | #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U) | ||
699 | |||
700 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U) | ||
701 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U) | ||
702 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU) | ||
703 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U) | ||
704 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U) | ||
705 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U) | ||
706 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU) | ||
707 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U) | ||
708 | #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U) | ||
709 | |||
710 | |||
711 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U) | ||
712 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */ | ||
713 | #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */ | ||
714 | #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */ | ||
715 | #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */ | ||
716 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U) | ||
717 | #define TSC_BASE (AHBPERIPH_BASE + 0x00004000U) | ||
718 | #define RNG_BASE (AHBPERIPH_BASE + 0x00005000U) | ||
719 | #define AES_BASE (AHBPERIPH_BASE + 0x00006000U) | ||
720 | |||
721 | #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U) | ||
722 | #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U) | ||
723 | #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U) | ||
724 | #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U) | ||
725 | #define GPIOE_BASE (IOPPERIPH_BASE + 0x00001000U) | ||
726 | #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U) | ||
727 | |||
728 | /** | ||
729 | * @} | ||
730 | */ | ||
731 | |||
732 | /** @addtogroup Peripheral_declaration | ||
733 | * @{ | ||
734 | */ | ||
735 | |||
736 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) | ||
737 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) | ||
738 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) | ||
739 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) | ||
740 | #define RTC ((RTC_TypeDef *) RTC_BASE) | ||
741 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) | ||
742 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) | ||
743 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) | ||
744 | #define USART2 ((USART_TypeDef *) USART2_BASE) | ||
745 | #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) | ||
746 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) | ||
747 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) | ||
748 | #define I2C3 ((I2C_TypeDef *) I2C3_BASE) | ||
749 | #define CRS ((CRS_TypeDef *) CRS_BASE) | ||
750 | #define PWR ((PWR_TypeDef *) PWR_BASE) | ||
751 | #define DAC ((DAC_TypeDef *) DAC_BASE) | ||
752 | #define DAC1 ((DAC_TypeDef *) DAC_BASE) | ||
753 | #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) | ||
754 | #define USART4 ((USART_TypeDef *) USART4_BASE) | ||
755 | #define USART5 ((USART_TypeDef *) USART5_BASE) | ||
756 | |||
757 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) | ||
758 | #define COMP1 ((COMP_TypeDef *) COMP1_BASE) | ||
759 | #define COMP2 ((COMP_TypeDef *) COMP2_BASE) | ||
760 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) | ||
761 | #define TIM21 ((TIM_TypeDef *) TIM21_BASE) | ||
762 | #define TIM22 ((TIM_TypeDef *) TIM22_BASE) | ||
763 | #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE) | ||
764 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) | ||
765 | #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) | ||
766 | /* Legacy defines */ | ||
767 | #define ADC ADC1_COMMON | ||
768 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) | ||
769 | #define USART1 ((USART_TypeDef *) USART1_BASE) | ||
770 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) | ||
771 | |||
772 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) | ||
773 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) | ||
774 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) | ||
775 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) | ||
776 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) | ||
777 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) | ||
778 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) | ||
779 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) | ||
780 | #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE) | ||
781 | |||
782 | |||
783 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) | ||
784 | #define OB ((OB_TypeDef *) OB_BASE) | ||
785 | #define RCC ((RCC_TypeDef *) RCC_BASE) | ||
786 | #define CRC ((CRC_TypeDef *) CRC_BASE) | ||
787 | #define TSC ((TSC_TypeDef *) TSC_BASE) | ||
788 | #define AES ((AES_TypeDef *) AES_BASE) | ||
789 | #define RNG ((RNG_TypeDef *) RNG_BASE) | ||
790 | |||
791 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) | ||
792 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) | ||
793 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) | ||
794 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) | ||
795 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) | ||
796 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) | ||
797 | |||
798 | #define USB ((USB_TypeDef *) USB_BASE) | ||
799 | |||
800 | /** | ||
801 | * @} | ||
802 | */ | ||
803 | |||
804 | /** @addtogroup Exported_constants | ||
805 | * @{ | ||
806 | */ | ||
807 | |||
808 | /** @addtogroup Peripheral_Registers_Bits_Definition | ||
809 | * @{ | ||
810 | */ | ||
811 | |||
812 | /******************************************************************************/ | ||
813 | /* Peripheral Registers Bits Definition */ | ||
814 | /******************************************************************************/ | ||
815 | /******************************************************************************/ | ||
816 | /* */ | ||
817 | /* Analog to Digital Converter (ADC) */ | ||
818 | /* */ | ||
819 | /******************************************************************************/ | ||
820 | /******************** Bits definition for ADC_ISR register ******************/ | ||
821 | #define ADC_ISR_EOCAL_Pos (11U) | ||
822 | #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */ | ||
823 | #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */ | ||
824 | #define ADC_ISR_AWD_Pos (7U) | ||
825 | #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */ | ||
826 | #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */ | ||
827 | #define ADC_ISR_OVR_Pos (4U) | ||
828 | #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ | ||
829 | #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */ | ||
830 | #define ADC_ISR_EOSEQ_Pos (3U) | ||
831 | #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */ | ||
832 | #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */ | ||
833 | #define ADC_ISR_EOC_Pos (2U) | ||
834 | #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ | ||
835 | #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */ | ||
836 | #define ADC_ISR_EOSMP_Pos (1U) | ||
837 | #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ | ||
838 | #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */ | ||
839 | #define ADC_ISR_ADRDY_Pos (0U) | ||
840 | #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ | ||
841 | #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */ | ||
842 | |||
843 | /* Old EOSEQ bit definition, maintained for legacy purpose */ | ||
844 | #define ADC_ISR_EOS ADC_ISR_EOSEQ | ||
845 | |||
846 | /******************** Bits definition for ADC_IER register ******************/ | ||
847 | #define ADC_IER_EOCALIE_Pos (11U) | ||
848 | #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */ | ||
849 | #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */ | ||
850 | #define ADC_IER_AWDIE_Pos (7U) | ||
851 | #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */ | ||
852 | #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */ | ||
853 | #define ADC_IER_OVRIE_Pos (4U) | ||
854 | #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ | ||
855 | #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */ | ||
856 | #define ADC_IER_EOSEQIE_Pos (3U) | ||
857 | #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */ | ||
858 | #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */ | ||
859 | #define ADC_IER_EOCIE_Pos (2U) | ||
860 | #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ | ||
861 | #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */ | ||
862 | #define ADC_IER_EOSMPIE_Pos (1U) | ||
863 | #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ | ||
864 | #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */ | ||
865 | #define ADC_IER_ADRDYIE_Pos (0U) | ||
866 | #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ | ||
867 | #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */ | ||
868 | |||
869 | /* Old EOSEQIE bit definition, maintained for legacy purpose */ | ||
870 | #define ADC_IER_EOSIE ADC_IER_EOSEQIE | ||
871 | |||
872 | /******************** Bits definition for ADC_CR register *******************/ | ||
873 | #define ADC_CR_ADCAL_Pos (31U) | ||
874 | #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ | ||
875 | #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ | ||
876 | #define ADC_CR_ADVREGEN_Pos (28U) | ||
877 | #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ | ||
878 | #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */ | ||
879 | #define ADC_CR_ADSTP_Pos (4U) | ||
880 | #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ | ||
881 | #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */ | ||
882 | #define ADC_CR_ADSTART_Pos (2U) | ||
883 | #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ | ||
884 | #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */ | ||
885 | #define ADC_CR_ADDIS_Pos (1U) | ||
886 | #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ | ||
887 | #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */ | ||
888 | #define ADC_CR_ADEN_Pos (0U) | ||
889 | #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ | ||
890 | #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */ | ||
891 | |||
892 | /******************* Bits definition for ADC_CFGR1 register *****************/ | ||
893 | #define ADC_CFGR1_AWDCH_Pos (26U) | ||
894 | #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */ | ||
895 | #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */ | ||
896 | #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */ | ||
897 | #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */ | ||
898 | #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */ | ||
899 | #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */ | ||
900 | #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */ | ||
901 | #define ADC_CFGR1_AWDEN_Pos (23U) | ||
902 | #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */ | ||
903 | #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */ | ||
904 | #define ADC_CFGR1_AWDSGL_Pos (22U) | ||
905 | #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */ | ||
906 | #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */ | ||
907 | #define ADC_CFGR1_DISCEN_Pos (16U) | ||
908 | #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ | ||
909 | #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */ | ||
910 | #define ADC_CFGR1_AUTOFF_Pos (15U) | ||
911 | #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ | ||
912 | #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */ | ||
913 | #define ADC_CFGR1_WAIT_Pos (14U) | ||
914 | #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ | ||
915 | #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */ | ||
916 | #define ADC_CFGR1_CONT_Pos (13U) | ||
917 | #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ | ||
918 | #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */ | ||
919 | #define ADC_CFGR1_OVRMOD_Pos (12U) | ||
920 | #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ | ||
921 | #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */ | ||
922 | #define ADC_CFGR1_EXTEN_Pos (10U) | ||
923 | #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ | ||
924 | #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */ | ||
925 | #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ | ||
926 | #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ | ||
927 | #define ADC_CFGR1_EXTSEL_Pos (6U) | ||
928 | #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ | ||
929 | #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */ | ||
930 | #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ | ||
931 | #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ | ||
932 | #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ | ||
933 | #define ADC_CFGR1_ALIGN_Pos (5U) | ||
934 | #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ | ||
935 | #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */ | ||
936 | #define ADC_CFGR1_RES_Pos (3U) | ||
937 | #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ | ||
938 | #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */ | ||
939 | #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ | ||
940 | #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ | ||
941 | #define ADC_CFGR1_SCANDIR_Pos (2U) | ||
942 | #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ | ||
943 | #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */ | ||
944 | #define ADC_CFGR1_DMACFG_Pos (1U) | ||
945 | #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ | ||
946 | #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */ | ||
947 | #define ADC_CFGR1_DMAEN_Pos (0U) | ||
948 | #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ | ||
949 | #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */ | ||
950 | |||
951 | /* Old WAIT bit definition, maintained for legacy purpose */ | ||
952 | #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT | ||
953 | |||
954 | /******************* Bits definition for ADC_CFGR2 register *****************/ | ||
955 | #define ADC_CFGR2_TOVS_Pos (9U) | ||
956 | #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */ | ||
957 | #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */ | ||
958 | #define ADC_CFGR2_OVSS_Pos (5U) | ||
959 | #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ | ||
960 | #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */ | ||
961 | #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ | ||
962 | #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ | ||
963 | #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ | ||
964 | #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ | ||
965 | #define ADC_CFGR2_OVSR_Pos (2U) | ||
966 | #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ | ||
967 | #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */ | ||
968 | #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ | ||
969 | #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ | ||
970 | #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ | ||
971 | #define ADC_CFGR2_OVSE_Pos (0U) | ||
972 | #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */ | ||
973 | #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */ | ||
974 | #define ADC_CFGR2_CKMODE_Pos (30U) | ||
975 | #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ | ||
976 | #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */ | ||
977 | #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ | ||
978 | #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ | ||
979 | |||
980 | |||
981 | /****************** Bit definition for ADC_SMPR register ********************/ | ||
982 | #define ADC_SMPR_SMP_Pos (0U) | ||
983 | #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */ | ||
984 | #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */ | ||
985 | #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */ | ||
986 | #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */ | ||
987 | #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */ | ||
988 | |||
989 | /* Legacy defines */ | ||
990 | #define ADC_SMPR_SMPR ADC_SMPR_SMP | ||
991 | #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0 | ||
992 | #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1 | ||
993 | #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2 | ||
994 | |||
995 | /******************* Bit definition for ADC_TR register ********************/ | ||
996 | #define ADC_TR_HT_Pos (16U) | ||
997 | #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */ | ||
998 | #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */ | ||
999 | #define ADC_TR_LT_Pos (0U) | ||
1000 | #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */ | ||
1001 | #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */ | ||
1002 | |||
1003 | /****************** Bit definition for ADC_CHSELR register ******************/ | ||
1004 | #define ADC_CHSELR_CHSEL_Pos (0U) | ||
1005 | #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ | ||
1006 | #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */ | ||
1007 | #define ADC_CHSELR_CHSEL18_Pos (18U) | ||
1008 | #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ | ||
1009 | #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */ | ||
1010 | #define ADC_CHSELR_CHSEL17_Pos (17U) | ||
1011 | #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ | ||
1012 | #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */ | ||
1013 | #define ADC_CHSELR_CHSEL15_Pos (15U) | ||
1014 | #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ | ||
1015 | #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */ | ||
1016 | #define ADC_CHSELR_CHSEL14_Pos (14U) | ||
1017 | #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ | ||
1018 | #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */ | ||
1019 | #define ADC_CHSELR_CHSEL13_Pos (13U) | ||
1020 | #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ | ||
1021 | #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */ | ||
1022 | #define ADC_CHSELR_CHSEL12_Pos (12U) | ||
1023 | #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ | ||
1024 | #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */ | ||
1025 | #define ADC_CHSELR_CHSEL11_Pos (11U) | ||
1026 | #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ | ||
1027 | #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */ | ||
1028 | #define ADC_CHSELR_CHSEL10_Pos (10U) | ||
1029 | #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ | ||
1030 | #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */ | ||
1031 | #define ADC_CHSELR_CHSEL9_Pos (9U) | ||
1032 | #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ | ||
1033 | #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */ | ||
1034 | #define ADC_CHSELR_CHSEL8_Pos (8U) | ||
1035 | #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ | ||
1036 | #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */ | ||
1037 | #define ADC_CHSELR_CHSEL7_Pos (7U) | ||
1038 | #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ | ||
1039 | #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */ | ||
1040 | #define ADC_CHSELR_CHSEL6_Pos (6U) | ||
1041 | #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ | ||
1042 | #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */ | ||
1043 | #define ADC_CHSELR_CHSEL5_Pos (5U) | ||
1044 | #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ | ||
1045 | #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */ | ||
1046 | #define ADC_CHSELR_CHSEL4_Pos (4U) | ||
1047 | #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ | ||
1048 | #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */ | ||
1049 | #define ADC_CHSELR_CHSEL3_Pos (3U) | ||
1050 | #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ | ||
1051 | #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */ | ||
1052 | #define ADC_CHSELR_CHSEL2_Pos (2U) | ||
1053 | #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ | ||
1054 | #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */ | ||
1055 | #define ADC_CHSELR_CHSEL1_Pos (1U) | ||
1056 | #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ | ||
1057 | #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */ | ||
1058 | #define ADC_CHSELR_CHSEL0_Pos (0U) | ||
1059 | #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ | ||
1060 | #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */ | ||
1061 | |||
1062 | /******************** Bit definition for ADC_DR register ********************/ | ||
1063 | #define ADC_DR_DATA_Pos (0U) | ||
1064 | #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ | ||
1065 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */ | ||
1066 | |||
1067 | /******************** Bit definition for ADC_CALFACT register ********************/ | ||
1068 | #define ADC_CALFACT_CALFACT_Pos (0U) | ||
1069 | #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */ | ||
1070 | #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */ | ||
1071 | |||
1072 | /******************* Bit definition for ADC_CCR register ********************/ | ||
1073 | #define ADC_CCR_LFMEN_Pos (25U) | ||
1074 | #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */ | ||
1075 | #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */ | ||
1076 | #define ADC_CCR_TSEN_Pos (23U) | ||
1077 | #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ | ||
1078 | #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */ | ||
1079 | #define ADC_CCR_VREFEN_Pos (22U) | ||
1080 | #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ | ||
1081 | #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */ | ||
1082 | #define ADC_CCR_PRESC_Pos (18U) | ||
1083 | #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ | ||
1084 | #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */ | ||
1085 | #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ | ||
1086 | #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ | ||
1087 | #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ | ||
1088 | #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ | ||
1089 | |||
1090 | /******************************************************************************/ | ||
1091 | /* */ | ||
1092 | /* Advanced Encryption Standard (AES) */ | ||
1093 | /* */ | ||
1094 | /******************************************************************************/ | ||
1095 | /******************* Bit definition for AES_CR register *********************/ | ||
1096 | #define AES_CR_EN_Pos (0U) | ||
1097 | #define AES_CR_EN_Msk (0x1U << AES_CR_EN_Pos) /*!< 0x00000001 */ | ||
1098 | #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */ | ||
1099 | #define AES_CR_DATATYPE_Pos (1U) | ||
1100 | #define AES_CR_DATATYPE_Msk (0x3U << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */ | ||
1101 | #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */ | ||
1102 | #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */ | ||
1103 | #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */ | ||
1104 | |||
1105 | #define AES_CR_MODE_Pos (3U) | ||
1106 | #define AES_CR_MODE_Msk (0x3U << AES_CR_MODE_Pos) /*!< 0x00000018 */ | ||
1107 | #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */ | ||
1108 | #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */ | ||
1109 | #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */ | ||
1110 | |||
1111 | #define AES_CR_CHMOD_Pos (5U) | ||
1112 | #define AES_CR_CHMOD_Msk (0x3U << AES_CR_CHMOD_Pos) /*!< 0x00000060 */ | ||
1113 | #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */ | ||
1114 | #define AES_CR_CHMOD_0 (0x1U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */ | ||
1115 | #define AES_CR_CHMOD_1 (0x2U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */ | ||
1116 | |||
1117 | #define AES_CR_CCFC_Pos (7U) | ||
1118 | #define AES_CR_CCFC_Msk (0x1U << AES_CR_CCFC_Pos) /*!< 0x00000080 */ | ||
1119 | #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */ | ||
1120 | #define AES_CR_ERRC_Pos (8U) | ||
1121 | #define AES_CR_ERRC_Msk (0x1U << AES_CR_ERRC_Pos) /*!< 0x00000100 */ | ||
1122 | #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */ | ||
1123 | #define AES_CR_CCIE_Pos (9U) | ||
1124 | #define AES_CR_CCIE_Msk (0x1U << AES_CR_CCIE_Pos) /*!< 0x00000200 */ | ||
1125 | #define AES_CR_CCIE AES_CR_CCIE_Msk /*!< Computation Complete Interrupt Enable */ | ||
1126 | #define AES_CR_ERRIE_Pos (10U) | ||
1127 | #define AES_CR_ERRIE_Msk (0x1U << AES_CR_ERRIE_Pos) /*!< 0x00000400 */ | ||
1128 | #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */ | ||
1129 | #define AES_CR_DMAINEN_Pos (11U) | ||
1130 | #define AES_CR_DMAINEN_Msk (0x1U << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */ | ||
1131 | #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< DMA ENable managing the data input phase */ | ||
1132 | #define AES_CR_DMAOUTEN_Pos (12U) | ||
1133 | #define AES_CR_DMAOUTEN_Msk (0x1U << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */ | ||
1134 | #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< DMA Enable managing the data output phase */ | ||
1135 | |||
1136 | /******************* Bit definition for AES_SR register *********************/ | ||
1137 | #define AES_SR_CCF_Pos (0U) | ||
1138 | #define AES_SR_CCF_Msk (0x1U << AES_SR_CCF_Pos) /*!< 0x00000001 */ | ||
1139 | #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */ | ||
1140 | #define AES_SR_RDERR_Pos (1U) | ||
1141 | #define AES_SR_RDERR_Msk (0x1U << AES_SR_RDERR_Pos) /*!< 0x00000002 */ | ||
1142 | #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */ | ||
1143 | #define AES_SR_WRERR_Pos (2U) | ||
1144 | #define AES_SR_WRERR_Msk (0x1U << AES_SR_WRERR_Pos) /*!< 0x00000004 */ | ||
1145 | #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */ | ||
1146 | |||
1147 | /******************* Bit definition for AES_DINR register *******************/ | ||
1148 | #define AES_DINR_Pos (0U) | ||
1149 | #define AES_DINR_Msk (0xFFFFU << AES_DINR_Pos) /*!< 0x0000FFFF */ | ||
1150 | #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */ | ||
1151 | |||
1152 | /******************* Bit definition for AES_DOUTR register ******************/ | ||
1153 | #define AES_DOUTR_Pos (0U) | ||
1154 | #define AES_DOUTR_Msk (0xFFFFU << AES_DOUTR_Pos) /*!< 0x0000FFFF */ | ||
1155 | #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */ | ||
1156 | |||
1157 | /******************* Bit definition for AES_KEYR0 register ******************/ | ||
1158 | #define AES_KEYR0_Pos (0U) | ||
1159 | #define AES_KEYR0_Msk (0xFFFFU << AES_KEYR0_Pos) /*!< 0x0000FFFF */ | ||
1160 | #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */ | ||
1161 | |||
1162 | /******************* Bit definition for AES_KEYR1 register ******************/ | ||
1163 | #define AES_KEYR1_Pos (0U) | ||
1164 | #define AES_KEYR1_Msk (0xFFFFU << AES_KEYR1_Pos) /*!< 0x0000FFFF */ | ||
1165 | #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */ | ||
1166 | |||
1167 | /******************* Bit definition for AES_KEYR2 register ******************/ | ||
1168 | #define AES_KEYR2_Pos (0U) | ||
1169 | #define AES_KEYR2_Msk (0xFFFFU << AES_KEYR2_Pos) /*!< 0x0000FFFF */ | ||
1170 | #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */ | ||
1171 | |||
1172 | /******************* Bit definition for AES_KEYR3 register ******************/ | ||
1173 | #define AES_KEYR3_Pos (0U) | ||
1174 | #define AES_KEYR3_Msk (0xFFFFU << AES_KEYR3_Pos) /*!< 0x0000FFFF */ | ||
1175 | #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */ | ||
1176 | |||
1177 | /******************* Bit definition for AES_IVR0 register *******************/ | ||
1178 | #define AES_IVR0_Pos (0U) | ||
1179 | #define AES_IVR0_Msk (0xFFFFU << AES_IVR0_Pos) /*!< 0x0000FFFF */ | ||
1180 | #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */ | ||
1181 | |||
1182 | /******************* Bit definition for AES_IVR1 register *******************/ | ||
1183 | #define AES_IVR1_Pos (0U) | ||
1184 | #define AES_IVR1_Msk (0xFFFFU << AES_IVR1_Pos) /*!< 0x0000FFFF */ | ||
1185 | #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */ | ||
1186 | |||
1187 | /******************* Bit definition for AES_IVR2 register *******************/ | ||
1188 | #define AES_IVR2_Pos (0U) | ||
1189 | #define AES_IVR2_Msk (0xFFFFU << AES_IVR2_Pos) /*!< 0x0000FFFF */ | ||
1190 | #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */ | ||
1191 | |||
1192 | /******************* Bit definition for AES_IVR3 register *******************/ | ||
1193 | #define AES_IVR3_Pos (0U) | ||
1194 | #define AES_IVR3_Msk (0xFFFFU << AES_IVR3_Pos) /*!< 0x0000FFFF */ | ||
1195 | #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */ | ||
1196 | |||
1197 | /******************************************************************************/ | ||
1198 | /* */ | ||
1199 | /* Analog Comparators (COMP) */ | ||
1200 | /* */ | ||
1201 | /******************************************************************************/ | ||
1202 | /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/ | ||
1203 | /* COMP1 bits definition */ | ||
1204 | #define COMP_CSR_COMP1EN_Pos (0U) | ||
1205 | #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */ | ||
1206 | #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */ | ||
1207 | #define COMP_CSR_COMP1INNSEL_Pos (4U) | ||
1208 | #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */ | ||
1209 | #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */ | ||
1210 | #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */ | ||
1211 | #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */ | ||
1212 | #define COMP_CSR_COMP1WM_Pos (8U) | ||
1213 | #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */ | ||
1214 | #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */ | ||
1215 | #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U) | ||
1216 | #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */ | ||
1217 | #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */ | ||
1218 | #define COMP_CSR_COMP1POLARITY_Pos (15U) | ||
1219 | #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */ | ||
1220 | #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */ | ||
1221 | #define COMP_CSR_COMP1VALUE_Pos (30U) | ||
1222 | #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */ | ||
1223 | #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */ | ||
1224 | #define COMP_CSR_COMP1LOCK_Pos (31U) | ||
1225 | #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */ | ||
1226 | #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */ | ||
1227 | /* COMP2 bits definition */ | ||
1228 | #define COMP_CSR_COMP2EN_Pos (0U) | ||
1229 | #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */ | ||
1230 | #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */ | ||
1231 | #define COMP_CSR_COMP2SPEED_Pos (3U) | ||
1232 | #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */ | ||
1233 | #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */ | ||
1234 | #define COMP_CSR_COMP2INNSEL_Pos (4U) | ||
1235 | #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */ | ||
1236 | #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */ | ||
1237 | #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */ | ||
1238 | #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */ | ||
1239 | #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */ | ||
1240 | #define COMP_CSR_COMP2INPSEL_Pos (8U) | ||
1241 | #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */ | ||
1242 | #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */ | ||
1243 | #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */ | ||
1244 | #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */ | ||
1245 | #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */ | ||
1246 | #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U) | ||
1247 | #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */ | ||
1248 | #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */ | ||
1249 | #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U) | ||
1250 | #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */ | ||
1251 | #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */ | ||
1252 | #define COMP_CSR_COMP2POLARITY_Pos (15U) | ||
1253 | #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */ | ||
1254 | #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */ | ||
1255 | #define COMP_CSR_COMP2VALUE_Pos (30U) | ||
1256 | #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */ | ||
1257 | #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */ | ||
1258 | #define COMP_CSR_COMP2LOCK_Pos (31U) | ||
1259 | #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */ | ||
1260 | #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */ | ||
1261 | |||
1262 | /********************** Bit definition for COMP_CSR register common ****************/ | ||
1263 | #define COMP_CSR_COMPxEN_Pos (0U) | ||
1264 | #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */ | ||
1265 | #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */ | ||
1266 | #define COMP_CSR_COMPxPOLARITY_Pos (15U) | ||
1267 | #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */ | ||
1268 | #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */ | ||
1269 | #define COMP_CSR_COMPxOUTVALUE_Pos (30U) | ||
1270 | #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */ | ||
1271 | #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */ | ||
1272 | #define COMP_CSR_COMPxLOCK_Pos (31U) | ||
1273 | #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */ | ||
1274 | #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */ | ||
1275 | |||
1276 | /* Reference defines */ | ||
1277 | #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ | ||
1278 | |||
1279 | /******************************************************************************/ | ||
1280 | /* */ | ||
1281 | /* CRC calculation unit (CRC) */ | ||
1282 | /* */ | ||
1283 | /******************************************************************************/ | ||
1284 | /******************* Bit definition for CRC_DR register *********************/ | ||
1285 | #define CRC_DR_DR_Pos (0U) | ||
1286 | #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ | ||
1287 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ | ||
1288 | |||
1289 | /******************* Bit definition for CRC_IDR register ********************/ | ||
1290 | #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ | ||
1291 | |||
1292 | /******************** Bit definition for CRC_CR register ********************/ | ||
1293 | #define CRC_CR_RESET_Pos (0U) | ||
1294 | #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */ | ||
1295 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ | ||
1296 | #define CRC_CR_POLYSIZE_Pos (3U) | ||
1297 | #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ | ||
1298 | #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ | ||
1299 | #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ | ||
1300 | #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ | ||
1301 | #define CRC_CR_REV_IN_Pos (5U) | ||
1302 | #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ | ||
1303 | #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ | ||
1304 | #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ | ||
1305 | #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ | ||
1306 | #define CRC_CR_REV_OUT_Pos (7U) | ||
1307 | #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ | ||
1308 | #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ | ||
1309 | |||
1310 | /******************* Bit definition for CRC_INIT register *******************/ | ||
1311 | #define CRC_INIT_INIT_Pos (0U) | ||
1312 | #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ | ||
1313 | #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ | ||
1314 | |||
1315 | /******************* Bit definition for CRC_POL register ********************/ | ||
1316 | #define CRC_POL_POL_Pos (0U) | ||
1317 | #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ | ||
1318 | #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ | ||
1319 | |||
1320 | /******************************************************************************/ | ||
1321 | /* */ | ||
1322 | /* CRS Clock Recovery System */ | ||
1323 | /* */ | ||
1324 | /******************************************************************************/ | ||
1325 | |||
1326 | /******************* Bit definition for CRS_CR register *********************/ | ||
1327 | #define CRS_CR_SYNCOKIE_Pos (0U) | ||
1328 | #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ | ||
1329 | #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */ | ||
1330 | #define CRS_CR_SYNCWARNIE_Pos (1U) | ||
1331 | #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ | ||
1332 | #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */ | ||
1333 | #define CRS_CR_ERRIE_Pos (2U) | ||
1334 | #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ | ||
1335 | #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */ | ||
1336 | #define CRS_CR_ESYNCIE_Pos (3U) | ||
1337 | #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ | ||
1338 | #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/ | ||
1339 | #define CRS_CR_CEN_Pos (5U) | ||
1340 | #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */ | ||
1341 | #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */ | ||
1342 | #define CRS_CR_AUTOTRIMEN_Pos (6U) | ||
1343 | #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ | ||
1344 | #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */ | ||
1345 | #define CRS_CR_SWSYNC_Pos (7U) | ||
1346 | #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ | ||
1347 | #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */ | ||
1348 | #define CRS_CR_TRIM_Pos (8U) | ||
1349 | #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */ | ||
1350 | #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */ | ||
1351 | |||
1352 | /******************* Bit definition for CRS_CFGR register *********************/ | ||
1353 | #define CRS_CFGR_RELOAD_Pos (0U) | ||
1354 | #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ | ||
1355 | #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */ | ||
1356 | #define CRS_CFGR_FELIM_Pos (16U) | ||
1357 | #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ | ||
1358 | #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */ | ||
1359 | |||
1360 | #define CRS_CFGR_SYNCDIV_Pos (24U) | ||
1361 | #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ | ||
1362 | #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */ | ||
1363 | #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ | ||
1364 | #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ | ||
1365 | #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ | ||
1366 | |||
1367 | #define CRS_CFGR_SYNCSRC_Pos (28U) | ||
1368 | #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ | ||
1369 | #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */ | ||
1370 | #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ | ||
1371 | #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ | ||
1372 | |||
1373 | #define CRS_CFGR_SYNCPOL_Pos (31U) | ||
1374 | #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ | ||
1375 | #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */ | ||
1376 | |||
1377 | /******************* Bit definition for CRS_ISR register *********************/ | ||
1378 | #define CRS_ISR_SYNCOKF_Pos (0U) | ||
1379 | #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ | ||
1380 | #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */ | ||
1381 | #define CRS_ISR_SYNCWARNF_Pos (1U) | ||
1382 | #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ | ||
1383 | #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */ | ||
1384 | #define CRS_ISR_ERRF_Pos (2U) | ||
1385 | #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ | ||
1386 | #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */ | ||
1387 | #define CRS_ISR_ESYNCF_Pos (3U) | ||
1388 | #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ | ||
1389 | #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */ | ||
1390 | #define CRS_ISR_SYNCERR_Pos (8U) | ||
1391 | #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ | ||
1392 | #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */ | ||
1393 | #define CRS_ISR_SYNCMISS_Pos (9U) | ||
1394 | #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ | ||
1395 | #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */ | ||
1396 | #define CRS_ISR_TRIMOVF_Pos (10U) | ||
1397 | #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ | ||
1398 | #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */ | ||
1399 | #define CRS_ISR_FEDIR_Pos (15U) | ||
1400 | #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ | ||
1401 | #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */ | ||
1402 | #define CRS_ISR_FECAP_Pos (16U) | ||
1403 | #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ | ||
1404 | #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */ | ||
1405 | |||
1406 | /******************* Bit definition for CRS_ICR register *********************/ | ||
1407 | #define CRS_ICR_SYNCOKC_Pos (0U) | ||
1408 | #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ | ||
1409 | #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */ | ||
1410 | #define CRS_ICR_SYNCWARNC_Pos (1U) | ||
1411 | #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ | ||
1412 | #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */ | ||
1413 | #define CRS_ICR_ERRC_Pos (2U) | ||
1414 | #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ | ||
1415 | #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */ | ||
1416 | #define CRS_ICR_ESYNCC_Pos (3U) | ||
1417 | #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ | ||
1418 | #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */ | ||
1419 | |||
1420 | /******************************************************************************/ | ||
1421 | /* */ | ||
1422 | /* Digital to Analog Converter (DAC) */ | ||
1423 | /* */ | ||
1424 | /******************************************************************************/ | ||
1425 | |||
1426 | /* | ||
1427 | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) | ||
1428 | */ | ||
1429 | #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */ | ||
1430 | |||
1431 | /******************** Bit definition for DAC_CR register ********************/ | ||
1432 | #define DAC_CR_EN1_Pos (0U) | ||
1433 | #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */ | ||
1434 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ | ||
1435 | #define DAC_CR_BOFF1_Pos (1U) | ||
1436 | #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ | ||
1437 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ | ||
1438 | #define DAC_CR_TEN1_Pos (2U) | ||
1439 | #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ | ||
1440 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ | ||
1441 | |||
1442 | #define DAC_CR_TSEL1_Pos (3U) | ||
1443 | #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ | ||
1444 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ | ||
1445 | #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ | ||
1446 | #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ | ||
1447 | #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ | ||
1448 | |||
1449 | #define DAC_CR_WAVE1_Pos (6U) | ||
1450 | #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ | ||
1451 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ | ||
1452 | #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ | ||
1453 | #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ | ||
1454 | |||
1455 | #define DAC_CR_MAMP1_Pos (8U) | ||
1456 | #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ | ||
1457 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ | ||
1458 | #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ | ||
1459 | #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ | ||
1460 | #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ | ||
1461 | #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ | ||
1462 | |||
1463 | #define DAC_CR_DMAEN1_Pos (12U) | ||
1464 | #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ | ||
1465 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ | ||
1466 | #define DAC_CR_DMAUDRIE1_Pos (13U) | ||
1467 | #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ | ||
1468 | #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun interrupt enable */ | ||
1469 | |||
1470 | #define DAC_CR_EN2_Pos (16U) | ||
1471 | #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */ | ||
1472 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ | ||
1473 | #define DAC_CR_BOFF2_Pos (17U) | ||
1474 | #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ | ||
1475 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ | ||
1476 | #define DAC_CR_TEN2_Pos (18U) | ||
1477 | #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ | ||
1478 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ | ||
1479 | |||
1480 | #define DAC_CR_TSEL2_Pos (19U) | ||
1481 | #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ | ||
1482 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ | ||
1483 | #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ | ||
1484 | #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ | ||
1485 | #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ | ||
1486 | |||
1487 | #define DAC_CR_WAVE2_Pos (22U) | ||
1488 | #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ | ||
1489 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ | ||
1490 | #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ | ||
1491 | #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ | ||
1492 | |||
1493 | #define DAC_CR_MAMP2_Pos (24U) | ||
1494 | #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ | ||
1495 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ | ||
1496 | #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ | ||
1497 | #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ | ||
1498 | #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ | ||
1499 | #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ | ||
1500 | |||
1501 | #define DAC_CR_DMAEN2_Pos (28U) | ||
1502 | #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ | ||
1503 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ | ||
1504 | #define DAC_CR_DMAUDRIE2_Pos (29U) | ||
1505 | #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ | ||
1506 | #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel12DMA Underrun interrupt enable */ | ||
1507 | |||
1508 | /***************** Bit definition for DAC_SWTRIGR register ******************/ | ||
1509 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) | ||
1510 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ | ||
1511 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ | ||
1512 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) | ||
1513 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ | ||
1514 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ | ||
1515 | |||
1516 | /***************** Bit definition for DAC_DHR12R1 register ******************/ | ||
1517 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) | ||
1518 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ | ||
1519 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ | ||
1520 | |||
1521 | /***************** Bit definition for DAC_DHR12L1 register ******************/ | ||
1522 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) | ||
1523 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ | ||
1524 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ | ||
1525 | |||
1526 | /****************** Bit definition for DAC_DHR8R1 register ******************/ | ||
1527 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) | ||
1528 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ | ||
1529 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ | ||
1530 | |||
1531 | /***************** Bit definition for DAC_DHR12R2 register ******************/ | ||
1532 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) | ||
1533 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ | ||
1534 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ | ||
1535 | |||
1536 | /***************** Bit definition for DAC_DHR12L2 register ******************/ | ||
1537 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) | ||
1538 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ | ||
1539 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ | ||
1540 | |||
1541 | /****************** Bit definition for DAC_DHR8R2 register ******************/ | ||
1542 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) | ||
1543 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ | ||
1544 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ | ||
1545 | |||
1546 | /***************** Bit definition for DAC_DHR12RD register ******************/ | ||
1547 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) | ||
1548 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ | ||
1549 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ | ||
1550 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) | ||
1551 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ | ||
1552 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ | ||
1553 | |||
1554 | /***************** Bit definition for DAC_DHR12LD register ******************/ | ||
1555 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) | ||
1556 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ | ||
1557 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ | ||
1558 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) | ||
1559 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ | ||
1560 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ | ||
1561 | |||
1562 | /****************** Bit definition for DAC_DHR8RD register ******************/ | ||
1563 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) | ||
1564 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ | ||
1565 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ | ||
1566 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) | ||
1567 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ | ||
1568 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ | ||
1569 | |||
1570 | /******************* Bit definition for DAC_DOR1 register *******************/ | ||
1571 | #define DAC_DOR1_DACC1DOR ((uint16_t)0x00000FFFU) /*!< DAC channel1 data output */ | ||
1572 | |||
1573 | /******************* Bit definition for DAC_DOR2 register *******************/ | ||
1574 | #define DAC_DOR2_DACC2DOR_Pos (0U) | ||
1575 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ | ||
1576 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ | ||
1577 | |||
1578 | /******************** Bit definition for DAC_SR register ********************/ | ||
1579 | #define DAC_SR_DMAUDR1_Pos (13U) | ||
1580 | #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ | ||
1581 | #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */ | ||
1582 | #define DAC_SR_DMAUDR2_Pos (29U) | ||
1583 | #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ | ||
1584 | #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */ | ||
1585 | |||
1586 | /******************************************************************************/ | ||
1587 | /* */ | ||
1588 | /* Debug MCU (DBGMCU) */ | ||
1589 | /* */ | ||
1590 | /******************************************************************************/ | ||
1591 | |||
1592 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ | ||
1593 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) | ||
1594 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ | ||
1595 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ | ||
1596 | |||
1597 | #define DBGMCU_IDCODE_DIV_ID_Pos (12U) | ||
1598 | #define DBGMCU_IDCODE_DIV_ID_Msk (0xFU << DBGMCU_IDCODE_DIV_ID_Pos) /*!< 0x0000F000 */ | ||
1599 | #define DBGMCU_IDCODE_DIV_ID DBGMCU_IDCODE_DIV_ID_Msk /*!< Division Identifier */ | ||
1600 | #define DBGMCU_IDCODE_MCD_DIV_ID_Pos (13U) | ||
1601 | #define DBGMCU_IDCODE_MCD_DIV_ID_Msk (0x3U << DBGMCU_IDCODE_MCD_DIV_ID_Pos) /*!< 0x00006000 */ | ||
1602 | #define DBGMCU_IDCODE_MCD_DIV_ID DBGMCU_IDCODE_MCD_DIV_ID_Msk /*!< MCD divsion ID is 6 */ | ||
1603 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) | ||
1604 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ | ||
1605 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ | ||
1606 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ | ||
1607 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ | ||
1608 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ | ||
1609 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ | ||
1610 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ | ||
1611 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ | ||
1612 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ | ||
1613 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ | ||
1614 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ | ||
1615 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ | ||
1616 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ | ||
1617 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ | ||
1618 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ | ||
1619 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ | ||
1620 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ | ||
1621 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ | ||
1622 | |||
1623 | /****************** Bit definition for DBGMCU_CR register *******************/ | ||
1624 | #define DBGMCU_CR_DBG_Pos (0U) | ||
1625 | #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */ | ||
1626 | #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */ | ||
1627 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) | ||
1628 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ | ||
1629 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ | ||
1630 | #define DBGMCU_CR_DBG_STOP_Pos (1U) | ||
1631 | #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ | ||
1632 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ | ||
1633 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) | ||
1634 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ | ||
1635 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ | ||
1636 | |||
1637 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ | ||
1638 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) | ||
1639 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ | ||
1640 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ | ||
1641 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) | ||
1642 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ | ||
1643 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk | ||
1644 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) | ||
1645 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ | ||
1646 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ | ||
1647 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) | ||
1648 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ | ||
1649 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk | ||
1650 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) | ||
1651 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ | ||
1652 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */ | ||
1653 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) | ||
1654 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ | ||
1655 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ | ||
1656 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) | ||
1657 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ | ||
1658 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ | ||
1659 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U) | ||
1660 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ | ||
1661 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */ | ||
1662 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U) | ||
1663 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */ | ||
1664 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */ | ||
1665 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos (23U) | ||
1666 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */ | ||
1667 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk /*!< I2C3 SMBUS timeout mode stopped when Core is halted */ | ||
1668 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U) | ||
1669 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */ | ||
1670 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */ | ||
1671 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ | ||
1672 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U) | ||
1673 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */ | ||
1674 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */ | ||
1675 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U) | ||
1676 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */ | ||
1677 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */ | ||
1678 | |||
1679 | /******************************************************************************/ | ||
1680 | /* */ | ||
1681 | /* DMA Controller (DMA) */ | ||
1682 | /* */ | ||
1683 | /******************************************************************************/ | ||
1684 | |||
1685 | /******************* Bit definition for DMA_ISR register ********************/ | ||
1686 | #define DMA_ISR_GIF1_Pos (0U) | ||
1687 | #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ | ||
1688 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ | ||
1689 | #define DMA_ISR_TCIF1_Pos (1U) | ||
1690 | #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ | ||
1691 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ | ||
1692 | #define DMA_ISR_HTIF1_Pos (2U) | ||
1693 | #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ | ||
1694 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ | ||
1695 | #define DMA_ISR_TEIF1_Pos (3U) | ||
1696 | #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ | ||
1697 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ | ||
1698 | #define DMA_ISR_GIF2_Pos (4U) | ||
1699 | #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ | ||
1700 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ | ||
1701 | #define DMA_ISR_TCIF2_Pos (5U) | ||
1702 | #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ | ||
1703 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ | ||
1704 | #define DMA_ISR_HTIF2_Pos (6U) | ||
1705 | #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ | ||
1706 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ | ||
1707 | #define DMA_ISR_TEIF2_Pos (7U) | ||
1708 | #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ | ||
1709 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ | ||
1710 | #define DMA_ISR_GIF3_Pos (8U) | ||
1711 | #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ | ||
1712 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ | ||
1713 | #define DMA_ISR_TCIF3_Pos (9U) | ||
1714 | #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ | ||
1715 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ | ||
1716 | #define DMA_ISR_HTIF3_Pos (10U) | ||
1717 | #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ | ||
1718 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ | ||
1719 | #define DMA_ISR_TEIF3_Pos (11U) | ||
1720 | #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ | ||
1721 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ | ||
1722 | #define DMA_ISR_GIF4_Pos (12U) | ||
1723 | #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ | ||
1724 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ | ||
1725 | #define DMA_ISR_TCIF4_Pos (13U) | ||
1726 | #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ | ||
1727 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ | ||
1728 | #define DMA_ISR_HTIF4_Pos (14U) | ||
1729 | #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ | ||
1730 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ | ||
1731 | #define DMA_ISR_TEIF4_Pos (15U) | ||
1732 | #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ | ||
1733 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ | ||
1734 | #define DMA_ISR_GIF5_Pos (16U) | ||
1735 | #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ | ||
1736 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ | ||
1737 | #define DMA_ISR_TCIF5_Pos (17U) | ||
1738 | #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ | ||
1739 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ | ||
1740 | #define DMA_ISR_HTIF5_Pos (18U) | ||
1741 | #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ | ||
1742 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ | ||
1743 | #define DMA_ISR_TEIF5_Pos (19U) | ||
1744 | #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ | ||
1745 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ | ||
1746 | #define DMA_ISR_GIF6_Pos (20U) | ||
1747 | #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ | ||
1748 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ | ||
1749 | #define DMA_ISR_TCIF6_Pos (21U) | ||
1750 | #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ | ||
1751 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ | ||
1752 | #define DMA_ISR_HTIF6_Pos (22U) | ||
1753 | #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ | ||
1754 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ | ||
1755 | #define DMA_ISR_TEIF6_Pos (23U) | ||
1756 | #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ | ||
1757 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ | ||
1758 | #define DMA_ISR_GIF7_Pos (24U) | ||
1759 | #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ | ||
1760 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ | ||
1761 | #define DMA_ISR_TCIF7_Pos (25U) | ||
1762 | #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ | ||
1763 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ | ||
1764 | #define DMA_ISR_HTIF7_Pos (26U) | ||
1765 | #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ | ||
1766 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ | ||
1767 | #define DMA_ISR_TEIF7_Pos (27U) | ||
1768 | #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ | ||
1769 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ | ||
1770 | |||
1771 | /******************* Bit definition for DMA_IFCR register *******************/ | ||
1772 | #define DMA_IFCR_CGIF1_Pos (0U) | ||
1773 | #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ | ||
1774 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ | ||
1775 | #define DMA_IFCR_CTCIF1_Pos (1U) | ||
1776 | #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ | ||
1777 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ | ||
1778 | #define DMA_IFCR_CHTIF1_Pos (2U) | ||
1779 | #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ | ||
1780 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ | ||
1781 | #define DMA_IFCR_CTEIF1_Pos (3U) | ||
1782 | #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ | ||
1783 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ | ||
1784 | #define DMA_IFCR_CGIF2_Pos (4U) | ||
1785 | #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ | ||
1786 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ | ||
1787 | #define DMA_IFCR_CTCIF2_Pos (5U) | ||
1788 | #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ | ||
1789 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ | ||
1790 | #define DMA_IFCR_CHTIF2_Pos (6U) | ||
1791 | #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ | ||
1792 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ | ||
1793 | #define DMA_IFCR_CTEIF2_Pos (7U) | ||
1794 | #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ | ||
1795 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ | ||
1796 | #define DMA_IFCR_CGIF3_Pos (8U) | ||
1797 | #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ | ||
1798 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ | ||
1799 | #define DMA_IFCR_CTCIF3_Pos (9U) | ||
1800 | #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ | ||
1801 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ | ||
1802 | #define DMA_IFCR_CHTIF3_Pos (10U) | ||
1803 | #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ | ||
1804 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ | ||
1805 | #define DMA_IFCR_CTEIF3_Pos (11U) | ||
1806 | #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ | ||
1807 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ | ||
1808 | #define DMA_IFCR_CGIF4_Pos (12U) | ||
1809 | #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ | ||
1810 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ | ||
1811 | #define DMA_IFCR_CTCIF4_Pos (13U) | ||
1812 | #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ | ||
1813 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ | ||
1814 | #define DMA_IFCR_CHTIF4_Pos (14U) | ||
1815 | #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ | ||
1816 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ | ||
1817 | #define DMA_IFCR_CTEIF4_Pos (15U) | ||
1818 | #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ | ||
1819 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ | ||
1820 | #define DMA_IFCR_CGIF5_Pos (16U) | ||
1821 | #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ | ||
1822 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ | ||
1823 | #define DMA_IFCR_CTCIF5_Pos (17U) | ||
1824 | #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ | ||
1825 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ | ||
1826 | #define DMA_IFCR_CHTIF5_Pos (18U) | ||
1827 | #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ | ||
1828 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ | ||
1829 | #define DMA_IFCR_CTEIF5_Pos (19U) | ||
1830 | #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ | ||
1831 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ | ||
1832 | #define DMA_IFCR_CGIF6_Pos (20U) | ||
1833 | #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ | ||
1834 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ | ||
1835 | #define DMA_IFCR_CTCIF6_Pos (21U) | ||
1836 | #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ | ||
1837 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ | ||
1838 | #define DMA_IFCR_CHTIF6_Pos (22U) | ||
1839 | #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ | ||
1840 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ | ||
1841 | #define DMA_IFCR_CTEIF6_Pos (23U) | ||
1842 | #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ | ||
1843 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ | ||
1844 | #define DMA_IFCR_CGIF7_Pos (24U) | ||
1845 | #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ | ||
1846 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ | ||
1847 | #define DMA_IFCR_CTCIF7_Pos (25U) | ||
1848 | #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ | ||
1849 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ | ||
1850 | #define DMA_IFCR_CHTIF7_Pos (26U) | ||
1851 | #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ | ||
1852 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ | ||
1853 | #define DMA_IFCR_CTEIF7_Pos (27U) | ||
1854 | #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ | ||
1855 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ | ||
1856 | |||
1857 | /******************* Bit definition for DMA_CCR register ********************/ | ||
1858 | #define DMA_CCR_EN_Pos (0U) | ||
1859 | #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */ | ||
1860 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ | ||
1861 | #define DMA_CCR_TCIE_Pos (1U) | ||
1862 | #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ | ||
1863 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ | ||
1864 | #define DMA_CCR_HTIE_Pos (2U) | ||
1865 | #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ | ||
1866 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ | ||
1867 | #define DMA_CCR_TEIE_Pos (3U) | ||
1868 | #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ | ||
1869 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ | ||
1870 | #define DMA_CCR_DIR_Pos (4U) | ||
1871 | #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ | ||
1872 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ | ||
1873 | #define DMA_CCR_CIRC_Pos (5U) | ||
1874 | #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ | ||
1875 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ | ||
1876 | #define DMA_CCR_PINC_Pos (6U) | ||
1877 | #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ | ||
1878 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ | ||
1879 | #define DMA_CCR_MINC_Pos (7U) | ||
1880 | #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ | ||
1881 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ | ||
1882 | |||
1883 | #define DMA_CCR_PSIZE_Pos (8U) | ||
1884 | #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ | ||
1885 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ | ||
1886 | #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ | ||
1887 | #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ | ||
1888 | |||
1889 | #define DMA_CCR_MSIZE_Pos (10U) | ||
1890 | #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ | ||
1891 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ | ||
1892 | #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ | ||
1893 | #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ | ||
1894 | |||
1895 | #define DMA_CCR_PL_Pos (12U) | ||
1896 | #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */ | ||
1897 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ | ||
1898 | #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ | ||
1899 | #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ | ||
1900 | |||
1901 | #define DMA_CCR_MEM2MEM_Pos (14U) | ||
1902 | #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ | ||
1903 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ | ||
1904 | |||
1905 | /****************** Bit definition for DMA_CNDTR register *******************/ | ||
1906 | #define DMA_CNDTR_NDT_Pos (0U) | ||
1907 | #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ | ||
1908 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ | ||
1909 | |||
1910 | /****************** Bit definition for DMA_CPAR register ********************/ | ||
1911 | #define DMA_CPAR_PA_Pos (0U) | ||
1912 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ | ||
1913 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ | ||
1914 | |||
1915 | /****************** Bit definition for DMA_CMAR register ********************/ | ||
1916 | #define DMA_CMAR_MA_Pos (0U) | ||
1917 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ | ||
1918 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ | ||
1919 | |||
1920 | |||
1921 | /******************* Bit definition for DMA_CSELR register *******************/ | ||
1922 | #define DMA_CSELR_C1S_Pos (0U) | ||
1923 | #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */ | ||
1924 | #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */ | ||
1925 | #define DMA_CSELR_C2S_Pos (4U) | ||
1926 | #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */ | ||
1927 | #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */ | ||
1928 | #define DMA_CSELR_C3S_Pos (8U) | ||
1929 | #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */ | ||
1930 | #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */ | ||
1931 | #define DMA_CSELR_C4S_Pos (12U) | ||
1932 | #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */ | ||
1933 | #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */ | ||
1934 | #define DMA_CSELR_C5S_Pos (16U) | ||
1935 | #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */ | ||
1936 | #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */ | ||
1937 | #define DMA_CSELR_C6S_Pos (20U) | ||
1938 | #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */ | ||
1939 | #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */ | ||
1940 | #define DMA_CSELR_C7S_Pos (24U) | ||
1941 | #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */ | ||
1942 | #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */ | ||
1943 | |||
1944 | /******************************************************************************/ | ||
1945 | /* */ | ||
1946 | /* External Interrupt/Event Controller (EXTI) */ | ||
1947 | /* */ | ||
1948 | /******************************************************************************/ | ||
1949 | |||
1950 | /******************* Bit definition for EXTI_IMR register *******************/ | ||
1951 | #define EXTI_IMR_IM0_Pos (0U) | ||
1952 | #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */ | ||
1953 | #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */ | ||
1954 | #define EXTI_IMR_IM1_Pos (1U) | ||
1955 | #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */ | ||
1956 | #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */ | ||
1957 | #define EXTI_IMR_IM2_Pos (2U) | ||
1958 | #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */ | ||
1959 | #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */ | ||
1960 | #define EXTI_IMR_IM3_Pos (3U) | ||
1961 | #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */ | ||
1962 | #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */ | ||
1963 | #define EXTI_IMR_IM4_Pos (4U) | ||
1964 | #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */ | ||
1965 | #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */ | ||
1966 | #define EXTI_IMR_IM5_Pos (5U) | ||
1967 | #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */ | ||
1968 | #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */ | ||
1969 | #define EXTI_IMR_IM6_Pos (6U) | ||
1970 | #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */ | ||
1971 | #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */ | ||
1972 | #define EXTI_IMR_IM7_Pos (7U) | ||
1973 | #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */ | ||
1974 | #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */ | ||
1975 | #define EXTI_IMR_IM8_Pos (8U) | ||
1976 | #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */ | ||
1977 | #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */ | ||
1978 | #define EXTI_IMR_IM9_Pos (9U) | ||
1979 | #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */ | ||
1980 | #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */ | ||
1981 | #define EXTI_IMR_IM10_Pos (10U) | ||
1982 | #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */ | ||
1983 | #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */ | ||
1984 | #define EXTI_IMR_IM11_Pos (11U) | ||
1985 | #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */ | ||
1986 | #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */ | ||
1987 | #define EXTI_IMR_IM12_Pos (12U) | ||
1988 | #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */ | ||
1989 | #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */ | ||
1990 | #define EXTI_IMR_IM13_Pos (13U) | ||
1991 | #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */ | ||
1992 | #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */ | ||
1993 | #define EXTI_IMR_IM14_Pos (14U) | ||
1994 | #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */ | ||
1995 | #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */ | ||
1996 | #define EXTI_IMR_IM15_Pos (15U) | ||
1997 | #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */ | ||
1998 | #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */ | ||
1999 | #define EXTI_IMR_IM16_Pos (16U) | ||
2000 | #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */ | ||
2001 | #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */ | ||
2002 | #define EXTI_IMR_IM17_Pos (17U) | ||
2003 | #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */ | ||
2004 | #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */ | ||
2005 | #define EXTI_IMR_IM18_Pos (18U) | ||
2006 | #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */ | ||
2007 | #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */ | ||
2008 | #define EXTI_IMR_IM19_Pos (19U) | ||
2009 | #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */ | ||
2010 | #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */ | ||
2011 | #define EXTI_IMR_IM20_Pos (20U) | ||
2012 | #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */ | ||
2013 | #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */ | ||
2014 | #define EXTI_IMR_IM21_Pos (21U) | ||
2015 | #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */ | ||
2016 | #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */ | ||
2017 | #define EXTI_IMR_IM22_Pos (22U) | ||
2018 | #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */ | ||
2019 | #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */ | ||
2020 | #define EXTI_IMR_IM23_Pos (23U) | ||
2021 | #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */ | ||
2022 | #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */ | ||
2023 | #define EXTI_IMR_IM24_Pos (24U) | ||
2024 | #define EXTI_IMR_IM24_Msk (0x1U << EXTI_IMR_IM24_Pos) /*!< 0x01000000 */ | ||
2025 | #define EXTI_IMR_IM24 EXTI_IMR_IM24_Msk /*!< Interrupt Mask on line 24 */ | ||
2026 | #define EXTI_IMR_IM25_Pos (25U) | ||
2027 | #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */ | ||
2028 | #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */ | ||
2029 | #define EXTI_IMR_IM26_Pos (26U) | ||
2030 | #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */ | ||
2031 | #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */ | ||
2032 | #define EXTI_IMR_IM28_Pos (28U) | ||
2033 | #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */ | ||
2034 | #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */ | ||
2035 | #define EXTI_IMR_IM29_Pos (29U) | ||
2036 | #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */ | ||
2037 | #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */ | ||
2038 | |||
2039 | #define EXTI_IMR_IM_Pos (0U) | ||
2040 | #define EXTI_IMR_IM_Msk (0x37FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x37FFFFFF */ | ||
2041 | #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ | ||
2042 | |||
2043 | /****************** Bit definition for EXTI_EMR register ********************/ | ||
2044 | #define EXTI_EMR_EM0_Pos (0U) | ||
2045 | #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */ | ||
2046 | #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */ | ||
2047 | #define EXTI_EMR_EM1_Pos (1U) | ||
2048 | #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */ | ||
2049 | #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */ | ||
2050 | #define EXTI_EMR_EM2_Pos (2U) | ||
2051 | #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */ | ||
2052 | #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */ | ||
2053 | #define EXTI_EMR_EM3_Pos (3U) | ||
2054 | #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */ | ||
2055 | #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */ | ||
2056 | #define EXTI_EMR_EM4_Pos (4U) | ||
2057 | #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */ | ||
2058 | #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */ | ||
2059 | #define EXTI_EMR_EM5_Pos (5U) | ||
2060 | #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */ | ||
2061 | #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */ | ||
2062 | #define EXTI_EMR_EM6_Pos (6U) | ||
2063 | #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */ | ||
2064 | #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */ | ||
2065 | #define EXTI_EMR_EM7_Pos (7U) | ||
2066 | #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */ | ||
2067 | #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */ | ||
2068 | #define EXTI_EMR_EM8_Pos (8U) | ||
2069 | #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */ | ||
2070 | #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */ | ||
2071 | #define EXTI_EMR_EM9_Pos (9U) | ||
2072 | #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */ | ||
2073 | #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */ | ||
2074 | #define EXTI_EMR_EM10_Pos (10U) | ||
2075 | #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */ | ||
2076 | #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */ | ||
2077 | #define EXTI_EMR_EM11_Pos (11U) | ||
2078 | #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */ | ||
2079 | #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */ | ||
2080 | #define EXTI_EMR_EM12_Pos (12U) | ||
2081 | #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */ | ||
2082 | #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */ | ||
2083 | #define EXTI_EMR_EM13_Pos (13U) | ||
2084 | #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */ | ||
2085 | #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */ | ||
2086 | #define EXTI_EMR_EM14_Pos (14U) | ||
2087 | #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */ | ||
2088 | #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */ | ||
2089 | #define EXTI_EMR_EM15_Pos (15U) | ||
2090 | #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */ | ||
2091 | #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */ | ||
2092 | #define EXTI_EMR_EM16_Pos (16U) | ||
2093 | #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */ | ||
2094 | #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */ | ||
2095 | #define EXTI_EMR_EM17_Pos (17U) | ||
2096 | #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */ | ||
2097 | #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */ | ||
2098 | #define EXTI_EMR_EM18_Pos (18U) | ||
2099 | #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */ | ||
2100 | #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */ | ||
2101 | #define EXTI_EMR_EM19_Pos (19U) | ||
2102 | #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */ | ||
2103 | #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */ | ||
2104 | #define EXTI_EMR_EM20_Pos (20U) | ||
2105 | #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */ | ||
2106 | #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */ | ||
2107 | #define EXTI_EMR_EM21_Pos (21U) | ||
2108 | #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */ | ||
2109 | #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */ | ||
2110 | #define EXTI_EMR_EM22_Pos (22U) | ||
2111 | #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */ | ||
2112 | #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */ | ||
2113 | #define EXTI_EMR_EM23_Pos (23U) | ||
2114 | #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */ | ||
2115 | #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */ | ||
2116 | #define EXTI_EMR_EM24_Pos (24U) | ||
2117 | #define EXTI_EMR_EM24_Msk (0x1U << EXTI_EMR_EM24_Pos) /*!< 0x01000000 */ | ||
2118 | #define EXTI_EMR_EM24 EXTI_EMR_EM24_Msk /*!< Event Mask on line 24 */ | ||
2119 | #define EXTI_EMR_EM25_Pos (25U) | ||
2120 | #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */ | ||
2121 | #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */ | ||
2122 | #define EXTI_EMR_EM26_Pos (26U) | ||
2123 | #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */ | ||
2124 | #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */ | ||
2125 | #define EXTI_EMR_EM28_Pos (28U) | ||
2126 | #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */ | ||
2127 | #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */ | ||
2128 | #define EXTI_EMR_EM29_Pos (29U) | ||
2129 | #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */ | ||
2130 | #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */ | ||
2131 | |||
2132 | /******************* Bit definition for EXTI_RTSR register ******************/ | ||
2133 | #define EXTI_RTSR_RT0_Pos (0U) | ||
2134 | #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */ | ||
2135 | #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ | ||
2136 | #define EXTI_RTSR_RT1_Pos (1U) | ||
2137 | #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */ | ||
2138 | #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ | ||
2139 | #define EXTI_RTSR_RT2_Pos (2U) | ||
2140 | #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */ | ||
2141 | #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ | ||
2142 | #define EXTI_RTSR_RT3_Pos (3U) | ||
2143 | #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */ | ||
2144 | #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ | ||
2145 | #define EXTI_RTSR_RT4_Pos (4U) | ||
2146 | #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */ | ||
2147 | #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ | ||
2148 | #define EXTI_RTSR_RT5_Pos (5U) | ||
2149 | #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */ | ||
2150 | #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ | ||
2151 | #define EXTI_RTSR_RT6_Pos (6U) | ||
2152 | #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */ | ||
2153 | #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ | ||
2154 | #define EXTI_RTSR_RT7_Pos (7U) | ||
2155 | #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */ | ||
2156 | #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ | ||
2157 | #define EXTI_RTSR_RT8_Pos (8U) | ||
2158 | #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */ | ||
2159 | #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ | ||
2160 | #define EXTI_RTSR_RT9_Pos (9U) | ||
2161 | #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */ | ||
2162 | #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ | ||
2163 | #define EXTI_RTSR_RT10_Pos (10U) | ||
2164 | #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */ | ||
2165 | #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ | ||
2166 | #define EXTI_RTSR_RT11_Pos (11U) | ||
2167 | #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */ | ||
2168 | #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ | ||
2169 | #define EXTI_RTSR_RT12_Pos (12U) | ||
2170 | #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */ | ||
2171 | #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ | ||
2172 | #define EXTI_RTSR_RT13_Pos (13U) | ||
2173 | #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */ | ||
2174 | #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ | ||
2175 | #define EXTI_RTSR_RT14_Pos (14U) | ||
2176 | #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */ | ||
2177 | #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ | ||
2178 | #define EXTI_RTSR_RT15_Pos (15U) | ||
2179 | #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */ | ||
2180 | #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ | ||
2181 | #define EXTI_RTSR_RT16_Pos (16U) | ||
2182 | #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */ | ||
2183 | #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ | ||
2184 | #define EXTI_RTSR_RT17_Pos (17U) | ||
2185 | #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */ | ||
2186 | #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */ | ||
2187 | #define EXTI_RTSR_RT19_Pos (19U) | ||
2188 | #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */ | ||
2189 | #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ | ||
2190 | #define EXTI_RTSR_RT20_Pos (20U) | ||
2191 | #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */ | ||
2192 | #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */ | ||
2193 | #define EXTI_RTSR_RT21_Pos (21U) | ||
2194 | #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */ | ||
2195 | #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */ | ||
2196 | #define EXTI_RTSR_RT22_Pos (22U) | ||
2197 | #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */ | ||
2198 | #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */ | ||
2199 | |||
2200 | /* Legacy defines */ | ||
2201 | #define EXTI_RTSR_TR0 EXTI_RTSR_RT0 | ||
2202 | #define EXTI_RTSR_TR1 EXTI_RTSR_RT1 | ||
2203 | #define EXTI_RTSR_TR2 EXTI_RTSR_RT2 | ||
2204 | #define EXTI_RTSR_TR3 EXTI_RTSR_RT3 | ||
2205 | #define EXTI_RTSR_TR4 EXTI_RTSR_RT4 | ||
2206 | #define EXTI_RTSR_TR5 EXTI_RTSR_RT5 | ||
2207 | #define EXTI_RTSR_TR6 EXTI_RTSR_RT6 | ||
2208 | #define EXTI_RTSR_TR7 EXTI_RTSR_RT7 | ||
2209 | #define EXTI_RTSR_TR8 EXTI_RTSR_RT8 | ||
2210 | #define EXTI_RTSR_TR9 EXTI_RTSR_RT9 | ||
2211 | #define EXTI_RTSR_TR10 EXTI_RTSR_RT10 | ||
2212 | #define EXTI_RTSR_TR11 EXTI_RTSR_RT11 | ||
2213 | #define EXTI_RTSR_TR12 EXTI_RTSR_RT12 | ||
2214 | #define EXTI_RTSR_TR13 EXTI_RTSR_RT13 | ||
2215 | #define EXTI_RTSR_TR14 EXTI_RTSR_RT14 | ||
2216 | #define EXTI_RTSR_TR15 EXTI_RTSR_RT15 | ||
2217 | #define EXTI_RTSR_TR16 EXTI_RTSR_RT16 | ||
2218 | #define EXTI_RTSR_TR17 EXTI_RTSR_RT17 | ||
2219 | #define EXTI_RTSR_TR19 EXTI_RTSR_RT19 | ||
2220 | #define EXTI_RTSR_TR20 EXTI_RTSR_RT20 | ||
2221 | #define EXTI_RTSR_TR21 EXTI_RTSR_RT21 | ||
2222 | #define EXTI_RTSR_TR22 EXTI_RTSR_RT22 | ||
2223 | |||
2224 | /******************* Bit definition for EXTI_FTSR register *******************/ | ||
2225 | #define EXTI_FTSR_FT0_Pos (0U) | ||
2226 | #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */ | ||
2227 | #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ | ||
2228 | #define EXTI_FTSR_FT1_Pos (1U) | ||
2229 | #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */ | ||
2230 | #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ | ||
2231 | #define EXTI_FTSR_FT2_Pos (2U) | ||
2232 | #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */ | ||
2233 | #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ | ||
2234 | #define EXTI_FTSR_FT3_Pos (3U) | ||
2235 | #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */ | ||
2236 | #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ | ||
2237 | #define EXTI_FTSR_FT4_Pos (4U) | ||
2238 | #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */ | ||
2239 | #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ | ||
2240 | #define EXTI_FTSR_FT5_Pos (5U) | ||
2241 | #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */ | ||
2242 | #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ | ||
2243 | #define EXTI_FTSR_FT6_Pos (6U) | ||
2244 | #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */ | ||
2245 | #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ | ||
2246 | #define EXTI_FTSR_FT7_Pos (7U) | ||
2247 | #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */ | ||
2248 | #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ | ||
2249 | #define EXTI_FTSR_FT8_Pos (8U) | ||
2250 | #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */ | ||
2251 | #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ | ||
2252 | #define EXTI_FTSR_FT9_Pos (9U) | ||
2253 | #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */ | ||
2254 | #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ | ||
2255 | #define EXTI_FTSR_FT10_Pos (10U) | ||
2256 | #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */ | ||
2257 | #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ | ||
2258 | #define EXTI_FTSR_FT11_Pos (11U) | ||
2259 | #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */ | ||
2260 | #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ | ||
2261 | #define EXTI_FTSR_FT12_Pos (12U) | ||
2262 | #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */ | ||
2263 | #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ | ||
2264 | #define EXTI_FTSR_FT13_Pos (13U) | ||
2265 | #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */ | ||
2266 | #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ | ||
2267 | #define EXTI_FTSR_FT14_Pos (14U) | ||
2268 | #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */ | ||
2269 | #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ | ||
2270 | #define EXTI_FTSR_FT15_Pos (15U) | ||
2271 | #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */ | ||
2272 | #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ | ||
2273 | #define EXTI_FTSR_FT16_Pos (16U) | ||
2274 | #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */ | ||
2275 | #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ | ||
2276 | #define EXTI_FTSR_FT17_Pos (17U) | ||
2277 | #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */ | ||
2278 | #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */ | ||
2279 | #define EXTI_FTSR_FT19_Pos (19U) | ||
2280 | #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */ | ||
2281 | #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ | ||
2282 | #define EXTI_FTSR_FT20_Pos (20U) | ||
2283 | #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */ | ||
2284 | #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */ | ||
2285 | #define EXTI_FTSR_FT21_Pos (21U) | ||
2286 | #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */ | ||
2287 | #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */ | ||
2288 | #define EXTI_FTSR_FT22_Pos (22U) | ||
2289 | #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */ | ||
2290 | #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */ | ||
2291 | |||
2292 | /* Legacy defines */ | ||
2293 | #define EXTI_FTSR_TR0 EXTI_FTSR_FT0 | ||
2294 | #define EXTI_FTSR_TR1 EXTI_FTSR_FT1 | ||
2295 | #define EXTI_FTSR_TR2 EXTI_FTSR_FT2 | ||
2296 | #define EXTI_FTSR_TR3 EXTI_FTSR_FT3 | ||
2297 | #define EXTI_FTSR_TR4 EXTI_FTSR_FT4 | ||
2298 | #define EXTI_FTSR_TR5 EXTI_FTSR_FT5 | ||
2299 | #define EXTI_FTSR_TR6 EXTI_FTSR_FT6 | ||
2300 | #define EXTI_FTSR_TR7 EXTI_FTSR_FT7 | ||
2301 | #define EXTI_FTSR_TR8 EXTI_FTSR_FT8 | ||
2302 | #define EXTI_FTSR_TR9 EXTI_FTSR_FT9 | ||
2303 | #define EXTI_FTSR_TR10 EXTI_FTSR_FT10 | ||
2304 | #define EXTI_FTSR_TR11 EXTI_FTSR_FT11 | ||
2305 | #define EXTI_FTSR_TR12 EXTI_FTSR_FT12 | ||
2306 | #define EXTI_FTSR_TR13 EXTI_FTSR_FT13 | ||
2307 | #define EXTI_FTSR_TR14 EXTI_FTSR_FT14 | ||
2308 | #define EXTI_FTSR_TR15 EXTI_FTSR_FT15 | ||
2309 | #define EXTI_FTSR_TR16 EXTI_FTSR_FT16 | ||
2310 | #define EXTI_FTSR_TR17 EXTI_FTSR_FT17 | ||
2311 | #define EXTI_FTSR_TR19 EXTI_FTSR_FT19 | ||
2312 | #define EXTI_FTSR_TR20 EXTI_FTSR_FT20 | ||
2313 | #define EXTI_FTSR_TR21 EXTI_FTSR_FT21 | ||
2314 | #define EXTI_FTSR_TR22 EXTI_FTSR_FT22 | ||
2315 | |||
2316 | /******************* Bit definition for EXTI_SWIER register *******************/ | ||
2317 | #define EXTI_SWIER_SWI0_Pos (0U) | ||
2318 | #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */ | ||
2319 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */ | ||
2320 | #define EXTI_SWIER_SWI1_Pos (1U) | ||
2321 | #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */ | ||
2322 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */ | ||
2323 | #define EXTI_SWIER_SWI2_Pos (2U) | ||
2324 | #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */ | ||
2325 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */ | ||
2326 | #define EXTI_SWIER_SWI3_Pos (3U) | ||
2327 | #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */ | ||
2328 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */ | ||
2329 | #define EXTI_SWIER_SWI4_Pos (4U) | ||
2330 | #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */ | ||
2331 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */ | ||
2332 | #define EXTI_SWIER_SWI5_Pos (5U) | ||
2333 | #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */ | ||
2334 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */ | ||
2335 | #define EXTI_SWIER_SWI6_Pos (6U) | ||
2336 | #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */ | ||
2337 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */ | ||
2338 | #define EXTI_SWIER_SWI7_Pos (7U) | ||
2339 | #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */ | ||
2340 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */ | ||
2341 | #define EXTI_SWIER_SWI8_Pos (8U) | ||
2342 | #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */ | ||
2343 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */ | ||
2344 | #define EXTI_SWIER_SWI9_Pos (9U) | ||
2345 | #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */ | ||
2346 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */ | ||
2347 | #define EXTI_SWIER_SWI10_Pos (10U) | ||
2348 | #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */ | ||
2349 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */ | ||
2350 | #define EXTI_SWIER_SWI11_Pos (11U) | ||
2351 | #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */ | ||
2352 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */ | ||
2353 | #define EXTI_SWIER_SWI12_Pos (12U) | ||
2354 | #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */ | ||
2355 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */ | ||
2356 | #define EXTI_SWIER_SWI13_Pos (13U) | ||
2357 | #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */ | ||
2358 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */ | ||
2359 | #define EXTI_SWIER_SWI14_Pos (14U) | ||
2360 | #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */ | ||
2361 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */ | ||
2362 | #define EXTI_SWIER_SWI15_Pos (15U) | ||
2363 | #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */ | ||
2364 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */ | ||
2365 | #define EXTI_SWIER_SWI16_Pos (16U) | ||
2366 | #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */ | ||
2367 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */ | ||
2368 | #define EXTI_SWIER_SWI17_Pos (17U) | ||
2369 | #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */ | ||
2370 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */ | ||
2371 | #define EXTI_SWIER_SWI19_Pos (19U) | ||
2372 | #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */ | ||
2373 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */ | ||
2374 | #define EXTI_SWIER_SWI20_Pos (20U) | ||
2375 | #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */ | ||
2376 | #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */ | ||
2377 | #define EXTI_SWIER_SWI21_Pos (21U) | ||
2378 | #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */ | ||
2379 | #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */ | ||
2380 | #define EXTI_SWIER_SWI22_Pos (22U) | ||
2381 | #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */ | ||
2382 | #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */ | ||
2383 | |||
2384 | /* Legacy defines */ | ||
2385 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0 | ||
2386 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1 | ||
2387 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2 | ||
2388 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3 | ||
2389 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4 | ||
2390 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5 | ||
2391 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6 | ||
2392 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7 | ||
2393 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8 | ||
2394 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9 | ||
2395 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10 | ||
2396 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11 | ||
2397 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12 | ||
2398 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13 | ||
2399 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14 | ||
2400 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15 | ||
2401 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16 | ||
2402 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17 | ||
2403 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19 | ||
2404 | #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20 | ||
2405 | #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21 | ||
2406 | #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22 | ||
2407 | |||
2408 | /****************** Bit definition for EXTI_PR register *********************/ | ||
2409 | #define EXTI_PR_PIF0_Pos (0U) | ||
2410 | #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */ | ||
2411 | #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */ | ||
2412 | #define EXTI_PR_PIF1_Pos (1U) | ||
2413 | #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */ | ||
2414 | #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */ | ||
2415 | #define EXTI_PR_PIF2_Pos (2U) | ||
2416 | #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */ | ||
2417 | #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */ | ||
2418 | #define EXTI_PR_PIF3_Pos (3U) | ||
2419 | #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */ | ||
2420 | #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */ | ||
2421 | #define EXTI_PR_PIF4_Pos (4U) | ||
2422 | #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */ | ||
2423 | #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */ | ||
2424 | #define EXTI_PR_PIF5_Pos (5U) | ||
2425 | #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */ | ||
2426 | #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */ | ||
2427 | #define EXTI_PR_PIF6_Pos (6U) | ||
2428 | #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */ | ||
2429 | #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */ | ||
2430 | #define EXTI_PR_PIF7_Pos (7U) | ||
2431 | #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */ | ||
2432 | #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */ | ||
2433 | #define EXTI_PR_PIF8_Pos (8U) | ||
2434 | #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */ | ||
2435 | #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */ | ||
2436 | #define EXTI_PR_PIF9_Pos (9U) | ||
2437 | #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */ | ||
2438 | #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */ | ||
2439 | #define EXTI_PR_PIF10_Pos (10U) | ||
2440 | #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */ | ||
2441 | #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */ | ||
2442 | #define EXTI_PR_PIF11_Pos (11U) | ||
2443 | #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */ | ||
2444 | #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */ | ||
2445 | #define EXTI_PR_PIF12_Pos (12U) | ||
2446 | #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */ | ||
2447 | #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */ | ||
2448 | #define EXTI_PR_PIF13_Pos (13U) | ||
2449 | #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */ | ||
2450 | #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */ | ||
2451 | #define EXTI_PR_PIF14_Pos (14U) | ||
2452 | #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */ | ||
2453 | #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */ | ||
2454 | #define EXTI_PR_PIF15_Pos (15U) | ||
2455 | #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */ | ||
2456 | #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */ | ||
2457 | #define EXTI_PR_PIF16_Pos (16U) | ||
2458 | #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */ | ||
2459 | #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */ | ||
2460 | #define EXTI_PR_PIF17_Pos (17U) | ||
2461 | #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */ | ||
2462 | #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */ | ||
2463 | #define EXTI_PR_PIF19_Pos (19U) | ||
2464 | #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */ | ||
2465 | #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */ | ||
2466 | #define EXTI_PR_PIF20_Pos (20U) | ||
2467 | #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */ | ||
2468 | #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */ | ||
2469 | #define EXTI_PR_PIF21_Pos (21U) | ||
2470 | #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */ | ||
2471 | #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */ | ||
2472 | #define EXTI_PR_PIF22_Pos (22U) | ||
2473 | #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */ | ||
2474 | #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */ | ||
2475 | |||
2476 | /* Legacy defines */ | ||
2477 | #define EXTI_PR_PR0 EXTI_PR_PIF0 | ||
2478 | #define EXTI_PR_PR1 EXTI_PR_PIF1 | ||
2479 | #define EXTI_PR_PR2 EXTI_PR_PIF2 | ||
2480 | #define EXTI_PR_PR3 EXTI_PR_PIF3 | ||
2481 | #define EXTI_PR_PR4 EXTI_PR_PIF4 | ||
2482 | #define EXTI_PR_PR5 EXTI_PR_PIF5 | ||
2483 | #define EXTI_PR_PR6 EXTI_PR_PIF6 | ||
2484 | #define EXTI_PR_PR7 EXTI_PR_PIF7 | ||
2485 | #define EXTI_PR_PR8 EXTI_PR_PIF8 | ||
2486 | #define EXTI_PR_PR9 EXTI_PR_PIF9 | ||
2487 | #define EXTI_PR_PR10 EXTI_PR_PIF10 | ||
2488 | #define EXTI_PR_PR11 EXTI_PR_PIF11 | ||
2489 | #define EXTI_PR_PR12 EXTI_PR_PIF12 | ||
2490 | #define EXTI_PR_PR13 EXTI_PR_PIF13 | ||
2491 | #define EXTI_PR_PR14 EXTI_PR_PIF14 | ||
2492 | #define EXTI_PR_PR15 EXTI_PR_PIF15 | ||
2493 | #define EXTI_PR_PR16 EXTI_PR_PIF16 | ||
2494 | #define EXTI_PR_PR17 EXTI_PR_PIF17 | ||
2495 | #define EXTI_PR_PR19 EXTI_PR_PIF19 | ||
2496 | #define EXTI_PR_PR20 EXTI_PR_PIF20 | ||
2497 | #define EXTI_PR_PR21 EXTI_PR_PIF21 | ||
2498 | #define EXTI_PR_PR22 EXTI_PR_PIF22 | ||
2499 | |||
2500 | /******************************************************************************/ | ||
2501 | /* */ | ||
2502 | /* FLASH and Option Bytes Registers */ | ||
2503 | /* */ | ||
2504 | /******************************************************************************/ | ||
2505 | |||
2506 | /******************* Bit definition for FLASH_ACR register ******************/ | ||
2507 | #define FLASH_ACR_LATENCY_Pos (0U) | ||
2508 | #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ | ||
2509 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */ | ||
2510 | #define FLASH_ACR_PRFTEN_Pos (1U) | ||
2511 | #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */ | ||
2512 | #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */ | ||
2513 | #define FLASH_ACR_SLEEP_PD_Pos (3U) | ||
2514 | #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */ | ||
2515 | #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */ | ||
2516 | #define FLASH_ACR_RUN_PD_Pos (4U) | ||
2517 | #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */ | ||
2518 | #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */ | ||
2519 | #define FLASH_ACR_DISAB_BUF_Pos (5U) | ||
2520 | #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */ | ||
2521 | #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */ | ||
2522 | #define FLASH_ACR_PRE_READ_Pos (6U) | ||
2523 | #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */ | ||
2524 | #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */ | ||
2525 | |||
2526 | /******************* Bit definition for FLASH_PECR register ******************/ | ||
2527 | #define FLASH_PECR_PELOCK_Pos (0U) | ||
2528 | #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */ | ||
2529 | #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */ | ||
2530 | #define FLASH_PECR_PRGLOCK_Pos (1U) | ||
2531 | #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */ | ||
2532 | #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */ | ||
2533 | #define FLASH_PECR_OPTLOCK_Pos (2U) | ||
2534 | #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */ | ||
2535 | #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */ | ||
2536 | #define FLASH_PECR_PROG_Pos (3U) | ||
2537 | #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */ | ||
2538 | #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */ | ||
2539 | #define FLASH_PECR_DATA_Pos (4U) | ||
2540 | #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */ | ||
2541 | #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */ | ||
2542 | #define FLASH_PECR_FIX_Pos (8U) | ||
2543 | #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */ | ||
2544 | #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */ | ||
2545 | #define FLASH_PECR_ERASE_Pos (9U) | ||
2546 | #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */ | ||
2547 | #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */ | ||
2548 | #define FLASH_PECR_FPRG_Pos (10U) | ||
2549 | #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */ | ||
2550 | #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */ | ||
2551 | #define FLASH_PECR_PARALLBANK_Pos (15U) | ||
2552 | #define FLASH_PECR_PARALLBANK_Msk (0x1U << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */ | ||
2553 | #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */ | ||
2554 | #define FLASH_PECR_EOPIE_Pos (16U) | ||
2555 | #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */ | ||
2556 | #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */ | ||
2557 | #define FLASH_PECR_ERRIE_Pos (17U) | ||
2558 | #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */ | ||
2559 | #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */ | ||
2560 | #define FLASH_PECR_OBL_LAUNCH_Pos (18U) | ||
2561 | #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */ | ||
2562 | #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */ | ||
2563 | #define FLASH_PECR_HALF_ARRAY_Pos (19U) | ||
2564 | #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */ | ||
2565 | #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */ | ||
2566 | #define FLASH_PECR_NZDISABLE_Pos (22U) | ||
2567 | #define FLASH_PECR_NZDISABLE_Msk (0x1U << FLASH_PECR_NZDISABLE_Pos) /*!< 0x00400000 */ | ||
2568 | #define FLASH_PECR_NZDISABLE FLASH_PECR_NZDISABLE_Msk /*!< Non-Zero check disable */ | ||
2569 | |||
2570 | /****************** Bit definition for FLASH_PDKEYR register ******************/ | ||
2571 | #define FLASH_PDKEYR_PDKEYR_Pos (0U) | ||
2572 | #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */ | ||
2573 | #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */ | ||
2574 | |||
2575 | /****************** Bit definition for FLASH_PEKEYR register ******************/ | ||
2576 | #define FLASH_PEKEYR_PEKEYR_Pos (0U) | ||
2577 | #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */ | ||
2578 | #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */ | ||
2579 | |||
2580 | /****************** Bit definition for FLASH_PRGKEYR register ******************/ | ||
2581 | #define FLASH_PRGKEYR_PRGKEYR_Pos (0U) | ||
2582 | #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */ | ||
2583 | #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */ | ||
2584 | |||
2585 | /****************** Bit definition for FLASH_OPTKEYR register ******************/ | ||
2586 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) | ||
2587 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ | ||
2588 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */ | ||
2589 | |||
2590 | /****************** Bit definition for FLASH_SR register *******************/ | ||
2591 | #define FLASH_SR_BSY_Pos (0U) | ||
2592 | #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ | ||
2593 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ | ||
2594 | #define FLASH_SR_EOP_Pos (1U) | ||
2595 | #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */ | ||
2596 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/ | ||
2597 | #define FLASH_SR_HVOFF_Pos (2U) | ||
2598 | #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */ | ||
2599 | #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */ | ||
2600 | #define FLASH_SR_READY_Pos (3U) | ||
2601 | #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */ | ||
2602 | #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */ | ||
2603 | |||
2604 | #define FLASH_SR_WRPERR_Pos (8U) | ||
2605 | #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */ | ||
2606 | #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */ | ||
2607 | #define FLASH_SR_PGAERR_Pos (9U) | ||
2608 | #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */ | ||
2609 | #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */ | ||
2610 | #define FLASH_SR_SIZERR_Pos (10U) | ||
2611 | #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */ | ||
2612 | #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ | ||
2613 | #define FLASH_SR_OPTVERR_Pos (11U) | ||
2614 | #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */ | ||
2615 | #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */ | ||
2616 | #define FLASH_SR_RDERR_Pos (13U) | ||
2617 | #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */ | ||
2618 | #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */ | ||
2619 | #define FLASH_SR_NOTZEROERR_Pos (16U) | ||
2620 | #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */ | ||
2621 | #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */ | ||
2622 | #define FLASH_SR_FWWERR_Pos (17U) | ||
2623 | #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */ | ||
2624 | #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */ | ||
2625 | |||
2626 | /* Legacy defines */ | ||
2627 | #define FLASH_SR_FWWER FLASH_SR_FWWERR | ||
2628 | #define FLASH_SR_ENHV FLASH_SR_HVOFF | ||
2629 | #define FLASH_SR_ENDHV FLASH_SR_HVOFF | ||
2630 | |||
2631 | /****************** Bit definition for FLASH_OPTR register *******************/ | ||
2632 | #define FLASH_OPTR_RDPROT_Pos (0U) | ||
2633 | #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */ | ||
2634 | #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */ | ||
2635 | #define FLASH_OPTR_WPRMOD_Pos (8U) | ||
2636 | #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */ | ||
2637 | #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */ | ||
2638 | #define FLASH_OPTR_BOR_LEV_Pos (16U) | ||
2639 | #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */ | ||
2640 | #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ | ||
2641 | #define FLASH_OPTR_IWDG_SW_Pos (20U) | ||
2642 | #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */ | ||
2643 | #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */ | ||
2644 | #define FLASH_OPTR_nRST_STOP_Pos (21U) | ||
2645 | #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */ | ||
2646 | #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */ | ||
2647 | #define FLASH_OPTR_nRST_STDBY_Pos (22U) | ||
2648 | #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */ | ||
2649 | #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */ | ||
2650 | #define FLASH_OPTR_BFB2_Pos (23U) | ||
2651 | #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos) /*!< 0x00800000 */ | ||
2652 | #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk /*!< BFB2 */ | ||
2653 | #define FLASH_OPTR_USER_Pos (20U) | ||
2654 | #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */ | ||
2655 | #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */ | ||
2656 | #define FLASH_OPTR_BOOT1_Pos (31U) | ||
2657 | #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */ | ||
2658 | #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */ | ||
2659 | |||
2660 | /****************** Bit definition for FLASH_WRPR register ******************/ | ||
2661 | #define FLASH_WRPR_WRP_Pos (0U) | ||
2662 | #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */ | ||
2663 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */ | ||
2664 | |||
2665 | /******************************************************************************/ | ||
2666 | /* */ | ||
2667 | /* General Purpose IOs (GPIO) */ | ||
2668 | /* */ | ||
2669 | /******************************************************************************/ | ||
2670 | /******************* Bit definition for GPIO_MODER register *****************/ | ||
2671 | #define GPIO_MODER_MODE0_Pos (0U) | ||
2672 | #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ | ||
2673 | #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk | ||
2674 | #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ | ||
2675 | #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ | ||
2676 | #define GPIO_MODER_MODE1_Pos (2U) | ||
2677 | #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ | ||
2678 | #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk | ||
2679 | #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ | ||
2680 | #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ | ||
2681 | #define GPIO_MODER_MODE2_Pos (4U) | ||
2682 | #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ | ||
2683 | #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk | ||
2684 | #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ | ||
2685 | #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ | ||
2686 | #define GPIO_MODER_MODE3_Pos (6U) | ||
2687 | #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ | ||
2688 | #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk | ||
2689 | #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ | ||
2690 | #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ | ||
2691 | #define GPIO_MODER_MODE4_Pos (8U) | ||
2692 | #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ | ||
2693 | #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk | ||
2694 | #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ | ||
2695 | #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ | ||
2696 | #define GPIO_MODER_MODE5_Pos (10U) | ||
2697 | #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ | ||
2698 | #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk | ||
2699 | #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ | ||
2700 | #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ | ||
2701 | #define GPIO_MODER_MODE6_Pos (12U) | ||
2702 | #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ | ||
2703 | #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk | ||
2704 | #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ | ||
2705 | #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ | ||
2706 | #define GPIO_MODER_MODE7_Pos (14U) | ||
2707 | #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ | ||
2708 | #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk | ||
2709 | #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ | ||
2710 | #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ | ||
2711 | #define GPIO_MODER_MODE8_Pos (16U) | ||
2712 | #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ | ||
2713 | #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk | ||
2714 | #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ | ||
2715 | #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ | ||
2716 | #define GPIO_MODER_MODE9_Pos (18U) | ||
2717 | #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ | ||
2718 | #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk | ||
2719 | #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ | ||
2720 | #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ | ||
2721 | #define GPIO_MODER_MODE10_Pos (20U) | ||
2722 | #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ | ||
2723 | #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk | ||
2724 | #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ | ||
2725 | #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ | ||
2726 | #define GPIO_MODER_MODE11_Pos (22U) | ||
2727 | #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ | ||
2728 | #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk | ||
2729 | #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ | ||
2730 | #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ | ||
2731 | #define GPIO_MODER_MODE12_Pos (24U) | ||
2732 | #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ | ||
2733 | #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk | ||
2734 | #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ | ||
2735 | #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ | ||
2736 | #define GPIO_MODER_MODE13_Pos (26U) | ||
2737 | #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ | ||
2738 | #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk | ||
2739 | #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ | ||
2740 | #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ | ||
2741 | #define GPIO_MODER_MODE14_Pos (28U) | ||
2742 | #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ | ||
2743 | #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk | ||
2744 | #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ | ||
2745 | #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ | ||
2746 | #define GPIO_MODER_MODE15_Pos (30U) | ||
2747 | #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ | ||
2748 | #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk | ||
2749 | #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ | ||
2750 | #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ | ||
2751 | |||
2752 | /****************** Bit definition for GPIO_OTYPER register *****************/ | ||
2753 | #define GPIO_OTYPER_OT_0 (0x00000001U) | ||
2754 | #define GPIO_OTYPER_OT_1 (0x00000002U) | ||
2755 | #define GPIO_OTYPER_OT_2 (0x00000004U) | ||
2756 | #define GPIO_OTYPER_OT_3 (0x00000008U) | ||
2757 | #define GPIO_OTYPER_OT_4 (0x00000010U) | ||
2758 | #define GPIO_OTYPER_OT_5 (0x00000020U) | ||
2759 | #define GPIO_OTYPER_OT_6 (0x00000040U) | ||
2760 | #define GPIO_OTYPER_OT_7 (0x00000080U) | ||
2761 | #define GPIO_OTYPER_OT_8 (0x00000100U) | ||
2762 | #define GPIO_OTYPER_OT_9 (0x00000200U) | ||
2763 | #define GPIO_OTYPER_OT_10 (0x00000400U) | ||
2764 | #define GPIO_OTYPER_OT_11 (0x00000800U) | ||
2765 | #define GPIO_OTYPER_OT_12 (0x00001000U) | ||
2766 | #define GPIO_OTYPER_OT_13 (0x00002000U) | ||
2767 | #define GPIO_OTYPER_OT_14 (0x00004000U) | ||
2768 | #define GPIO_OTYPER_OT_15 (0x00008000U) | ||
2769 | |||
2770 | /**************** Bit definition for GPIO_OSPEEDR register ******************/ | ||
2771 | #define GPIO_OSPEEDER_OSPEED0_Pos (0U) | ||
2772 | #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */ | ||
2773 | #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk | ||
2774 | #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */ | ||
2775 | #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */ | ||
2776 | #define GPIO_OSPEEDER_OSPEED1_Pos (2U) | ||
2777 | #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */ | ||
2778 | #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk | ||
2779 | #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */ | ||
2780 | #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */ | ||
2781 | #define GPIO_OSPEEDER_OSPEED2_Pos (4U) | ||
2782 | #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */ | ||
2783 | #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk | ||
2784 | #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */ | ||
2785 | #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */ | ||
2786 | #define GPIO_OSPEEDER_OSPEED3_Pos (6U) | ||
2787 | #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */ | ||
2788 | #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk | ||
2789 | #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */ | ||
2790 | #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */ | ||
2791 | #define GPIO_OSPEEDER_OSPEED4_Pos (8U) | ||
2792 | #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */ | ||
2793 | #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk | ||
2794 | #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */ | ||
2795 | #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */ | ||
2796 | #define GPIO_OSPEEDER_OSPEED5_Pos (10U) | ||
2797 | #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */ | ||
2798 | #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk | ||
2799 | #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */ | ||
2800 | #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */ | ||
2801 | #define GPIO_OSPEEDER_OSPEED6_Pos (12U) | ||
2802 | #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */ | ||
2803 | #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk | ||
2804 | #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */ | ||
2805 | #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */ | ||
2806 | #define GPIO_OSPEEDER_OSPEED7_Pos (14U) | ||
2807 | #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */ | ||
2808 | #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk | ||
2809 | #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */ | ||
2810 | #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */ | ||
2811 | #define GPIO_OSPEEDER_OSPEED8_Pos (16U) | ||
2812 | #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */ | ||
2813 | #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk | ||
2814 | #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */ | ||
2815 | #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */ | ||
2816 | #define GPIO_OSPEEDER_OSPEED9_Pos (18U) | ||
2817 | #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */ | ||
2818 | #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk | ||
2819 | #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */ | ||
2820 | #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */ | ||
2821 | #define GPIO_OSPEEDER_OSPEED10_Pos (20U) | ||
2822 | #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */ | ||
2823 | #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk | ||
2824 | #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */ | ||
2825 | #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */ | ||
2826 | #define GPIO_OSPEEDER_OSPEED11_Pos (22U) | ||
2827 | #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */ | ||
2828 | #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk | ||
2829 | #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */ | ||
2830 | #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */ | ||
2831 | #define GPIO_OSPEEDER_OSPEED12_Pos (24U) | ||
2832 | #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */ | ||
2833 | #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk | ||
2834 | #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */ | ||
2835 | #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */ | ||
2836 | #define GPIO_OSPEEDER_OSPEED13_Pos (26U) | ||
2837 | #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */ | ||
2838 | #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk | ||
2839 | #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */ | ||
2840 | #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */ | ||
2841 | #define GPIO_OSPEEDER_OSPEED14_Pos (28U) | ||
2842 | #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */ | ||
2843 | #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk | ||
2844 | #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */ | ||
2845 | #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */ | ||
2846 | #define GPIO_OSPEEDER_OSPEED15_Pos (30U) | ||
2847 | #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */ | ||
2848 | #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk | ||
2849 | #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */ | ||
2850 | #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */ | ||
2851 | |||
2852 | /******************* Bit definition for GPIO_PUPDR register ******************/ | ||
2853 | #define GPIO_PUPDR_PUPD0_Pos (0U) | ||
2854 | #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ | ||
2855 | #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk | ||
2856 | #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ | ||
2857 | #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ | ||
2858 | #define GPIO_PUPDR_PUPD1_Pos (2U) | ||
2859 | #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ | ||
2860 | #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk | ||
2861 | #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ | ||
2862 | #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ | ||
2863 | #define GPIO_PUPDR_PUPD2_Pos (4U) | ||
2864 | #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ | ||
2865 | #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk | ||
2866 | #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ | ||
2867 | #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ | ||
2868 | #define GPIO_PUPDR_PUPD3_Pos (6U) | ||
2869 | #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ | ||
2870 | #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk | ||
2871 | #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ | ||
2872 | #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ | ||
2873 | #define GPIO_PUPDR_PUPD4_Pos (8U) | ||
2874 | #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ | ||
2875 | #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk | ||
2876 | #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ | ||
2877 | #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ | ||
2878 | #define GPIO_PUPDR_PUPD5_Pos (10U) | ||
2879 | #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ | ||
2880 | #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk | ||
2881 | #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ | ||
2882 | #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ | ||
2883 | #define GPIO_PUPDR_PUPD6_Pos (12U) | ||
2884 | #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ | ||
2885 | #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk | ||
2886 | #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ | ||
2887 | #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ | ||
2888 | #define GPIO_PUPDR_PUPD7_Pos (14U) | ||
2889 | #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ | ||
2890 | #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk | ||
2891 | #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ | ||
2892 | #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ | ||
2893 | #define GPIO_PUPDR_PUPD8_Pos (16U) | ||
2894 | #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ | ||
2895 | #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk | ||
2896 | #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ | ||
2897 | #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ | ||
2898 | #define GPIO_PUPDR_PUPD9_Pos (18U) | ||
2899 | #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ | ||
2900 | #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk | ||
2901 | #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ | ||
2902 | #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ | ||
2903 | #define GPIO_PUPDR_PUPD10_Pos (20U) | ||
2904 | #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ | ||
2905 | #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk | ||
2906 | #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ | ||
2907 | #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ | ||
2908 | #define GPIO_PUPDR_PUPD11_Pos (22U) | ||
2909 | #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ | ||
2910 | #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk | ||
2911 | #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ | ||
2912 | #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ | ||
2913 | #define GPIO_PUPDR_PUPD12_Pos (24U) | ||
2914 | #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ | ||
2915 | #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk | ||
2916 | #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ | ||
2917 | #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ | ||
2918 | #define GPIO_PUPDR_PUPD13_Pos (26U) | ||
2919 | #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ | ||
2920 | #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk | ||
2921 | #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ | ||
2922 | #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ | ||
2923 | #define GPIO_PUPDR_PUPD14_Pos (28U) | ||
2924 | #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ | ||
2925 | #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk | ||
2926 | #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ | ||
2927 | #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ | ||
2928 | #define GPIO_PUPDR_PUPD15_Pos (30U) | ||
2929 | #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ | ||
2930 | #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk | ||
2931 | #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ | ||
2932 | #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ | ||
2933 | |||
2934 | /******************* Bit definition for GPIO_IDR register *******************/ | ||
2935 | #define GPIO_IDR_ID0_Pos (0U) | ||
2936 | #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ | ||
2937 | #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk | ||
2938 | #define GPIO_IDR_ID1_Pos (1U) | ||
2939 | #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ | ||
2940 | #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk | ||
2941 | #define GPIO_IDR_ID2_Pos (2U) | ||
2942 | #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ | ||
2943 | #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk | ||
2944 | #define GPIO_IDR_ID3_Pos (3U) | ||
2945 | #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ | ||
2946 | #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk | ||
2947 | #define GPIO_IDR_ID4_Pos (4U) | ||
2948 | #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ | ||
2949 | #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk | ||
2950 | #define GPIO_IDR_ID5_Pos (5U) | ||
2951 | #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ | ||
2952 | #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk | ||
2953 | #define GPIO_IDR_ID6_Pos (6U) | ||
2954 | #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ | ||
2955 | #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk | ||
2956 | #define GPIO_IDR_ID7_Pos (7U) | ||
2957 | #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ | ||
2958 | #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk | ||
2959 | #define GPIO_IDR_ID8_Pos (8U) | ||
2960 | #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ | ||
2961 | #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk | ||
2962 | #define GPIO_IDR_ID9_Pos (9U) | ||
2963 | #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ | ||
2964 | #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk | ||
2965 | #define GPIO_IDR_ID10_Pos (10U) | ||
2966 | #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ | ||
2967 | #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk | ||
2968 | #define GPIO_IDR_ID11_Pos (11U) | ||
2969 | #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ | ||
2970 | #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk | ||
2971 | #define GPIO_IDR_ID12_Pos (12U) | ||
2972 | #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ | ||
2973 | #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk | ||
2974 | #define GPIO_IDR_ID13_Pos (13U) | ||
2975 | #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ | ||
2976 | #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk | ||
2977 | #define GPIO_IDR_ID14_Pos (14U) | ||
2978 | #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ | ||
2979 | #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk | ||
2980 | #define GPIO_IDR_ID15_Pos (15U) | ||
2981 | #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ | ||
2982 | #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk | ||
2983 | |||
2984 | /****************** Bit definition for GPIO_ODR register ********************/ | ||
2985 | #define GPIO_ODR_OD0_Pos (0U) | ||
2986 | #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ | ||
2987 | #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk | ||
2988 | #define GPIO_ODR_OD1_Pos (1U) | ||
2989 | #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ | ||
2990 | #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk | ||
2991 | #define GPIO_ODR_OD2_Pos (2U) | ||
2992 | #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ | ||
2993 | #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk | ||
2994 | #define GPIO_ODR_OD3_Pos (3U) | ||
2995 | #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ | ||
2996 | #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk | ||
2997 | #define GPIO_ODR_OD4_Pos (4U) | ||
2998 | #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ | ||
2999 | #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk | ||
3000 | #define GPIO_ODR_OD5_Pos (5U) | ||
3001 | #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ | ||
3002 | #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk | ||
3003 | #define GPIO_ODR_OD6_Pos (6U) | ||
3004 | #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ | ||
3005 | #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk | ||
3006 | #define GPIO_ODR_OD7_Pos (7U) | ||
3007 | #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ | ||
3008 | #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk | ||
3009 | #define GPIO_ODR_OD8_Pos (8U) | ||
3010 | #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ | ||
3011 | #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk | ||
3012 | #define GPIO_ODR_OD9_Pos (9U) | ||
3013 | #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ | ||
3014 | #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk | ||
3015 | #define GPIO_ODR_OD10_Pos (10U) | ||
3016 | #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ | ||
3017 | #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk | ||
3018 | #define GPIO_ODR_OD11_Pos (11U) | ||
3019 | #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ | ||
3020 | #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk | ||
3021 | #define GPIO_ODR_OD12_Pos (12U) | ||
3022 | #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ | ||
3023 | #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk | ||
3024 | #define GPIO_ODR_OD13_Pos (13U) | ||
3025 | #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ | ||
3026 | #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk | ||
3027 | #define GPIO_ODR_OD14_Pos (14U) | ||
3028 | #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ | ||
3029 | #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk | ||
3030 | #define GPIO_ODR_OD15_Pos (15U) | ||
3031 | #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ | ||
3032 | #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk | ||
3033 | |||
3034 | /****************** Bit definition for GPIO_BSRR register ********************/ | ||
3035 | #define GPIO_BSRR_BS_0 (0x00000001U) | ||
3036 | #define GPIO_BSRR_BS_1 (0x00000002U) | ||
3037 | #define GPIO_BSRR_BS_2 (0x00000004U) | ||
3038 | #define GPIO_BSRR_BS_3 (0x00000008U) | ||
3039 | #define GPIO_BSRR_BS_4 (0x00000010U) | ||
3040 | #define GPIO_BSRR_BS_5 (0x00000020U) | ||
3041 | #define GPIO_BSRR_BS_6 (0x00000040U) | ||
3042 | #define GPIO_BSRR_BS_7 (0x00000080U) | ||
3043 | #define GPIO_BSRR_BS_8 (0x00000100U) | ||
3044 | #define GPIO_BSRR_BS_9 (0x00000200U) | ||
3045 | #define GPIO_BSRR_BS_10 (0x00000400U) | ||
3046 | #define GPIO_BSRR_BS_11 (0x00000800U) | ||
3047 | #define GPIO_BSRR_BS_12 (0x00001000U) | ||
3048 | #define GPIO_BSRR_BS_13 (0x00002000U) | ||
3049 | #define GPIO_BSRR_BS_14 (0x00004000U) | ||
3050 | #define GPIO_BSRR_BS_15 (0x00008000U) | ||
3051 | #define GPIO_BSRR_BR_0 (0x00010000U) | ||
3052 | #define GPIO_BSRR_BR_1 (0x00020000U) | ||
3053 | #define GPIO_BSRR_BR_2 (0x00040000U) | ||
3054 | #define GPIO_BSRR_BR_3 (0x00080000U) | ||
3055 | #define GPIO_BSRR_BR_4 (0x00100000U) | ||
3056 | #define GPIO_BSRR_BR_5 (0x00200000U) | ||
3057 | #define GPIO_BSRR_BR_6 (0x00400000U) | ||
3058 | #define GPIO_BSRR_BR_7 (0x00800000U) | ||
3059 | #define GPIO_BSRR_BR_8 (0x01000000U) | ||
3060 | #define GPIO_BSRR_BR_9 (0x02000000U) | ||
3061 | #define GPIO_BSRR_BR_10 (0x04000000U) | ||
3062 | #define GPIO_BSRR_BR_11 (0x08000000U) | ||
3063 | #define GPIO_BSRR_BR_12 (0x10000000U) | ||
3064 | #define GPIO_BSRR_BR_13 (0x20000000U) | ||
3065 | #define GPIO_BSRR_BR_14 (0x40000000U) | ||
3066 | #define GPIO_BSRR_BR_15 (0x80000000U) | ||
3067 | |||
3068 | /****************** Bit definition for GPIO_LCKR register ********************/ | ||
3069 | #define GPIO_LCKR_LCK0_Pos (0U) | ||
3070 | #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ | ||
3071 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk | ||
3072 | #define GPIO_LCKR_LCK1_Pos (1U) | ||
3073 | #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ | ||
3074 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk | ||
3075 | #define GPIO_LCKR_LCK2_Pos (2U) | ||
3076 | #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ | ||
3077 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk | ||
3078 | #define GPIO_LCKR_LCK3_Pos (3U) | ||
3079 | #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ | ||
3080 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk | ||
3081 | #define GPIO_LCKR_LCK4_Pos (4U) | ||
3082 | #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ | ||
3083 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk | ||
3084 | #define GPIO_LCKR_LCK5_Pos (5U) | ||
3085 | #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ | ||
3086 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk | ||
3087 | #define GPIO_LCKR_LCK6_Pos (6U) | ||
3088 | #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ | ||
3089 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk | ||
3090 | #define GPIO_LCKR_LCK7_Pos (7U) | ||
3091 | #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ | ||
3092 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk | ||
3093 | #define GPIO_LCKR_LCK8_Pos (8U) | ||
3094 | #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ | ||
3095 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk | ||
3096 | #define GPIO_LCKR_LCK9_Pos (9U) | ||
3097 | #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ | ||
3098 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk | ||
3099 | #define GPIO_LCKR_LCK10_Pos (10U) | ||
3100 | #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ | ||
3101 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk | ||
3102 | #define GPIO_LCKR_LCK11_Pos (11U) | ||
3103 | #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ | ||
3104 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk | ||
3105 | #define GPIO_LCKR_LCK12_Pos (12U) | ||
3106 | #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ | ||
3107 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk | ||
3108 | #define GPIO_LCKR_LCK13_Pos (13U) | ||
3109 | #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ | ||
3110 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk | ||
3111 | #define GPIO_LCKR_LCK14_Pos (14U) | ||
3112 | #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ | ||
3113 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk | ||
3114 | #define GPIO_LCKR_LCK15_Pos (15U) | ||
3115 | #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ | ||
3116 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk | ||
3117 | #define GPIO_LCKR_LCKK_Pos (16U) | ||
3118 | #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ | ||
3119 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk | ||
3120 | |||
3121 | /****************** Bit definition for GPIO_AFRL register ********************/ | ||
3122 | #define GPIO_AFRL_AFRL0_Pos (0U) | ||
3123 | #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */ | ||
3124 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk | ||
3125 | #define GPIO_AFRL_AFRL1_Pos (4U) | ||
3126 | #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */ | ||
3127 | #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk | ||
3128 | #define GPIO_AFRL_AFRL2_Pos (8U) | ||
3129 | #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */ | ||
3130 | #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk | ||
3131 | #define GPIO_AFRL_AFRL3_Pos (12U) | ||
3132 | #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */ | ||
3133 | #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk | ||
3134 | #define GPIO_AFRL_AFRL4_Pos (16U) | ||
3135 | #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */ | ||
3136 | #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk | ||
3137 | #define GPIO_AFRL_AFRL5_Pos (20U) | ||
3138 | #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */ | ||
3139 | #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk | ||
3140 | #define GPIO_AFRL_AFRL6_Pos (24U) | ||
3141 | #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */ | ||
3142 | #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk | ||
3143 | #define GPIO_AFRL_AFRL7_Pos (28U) | ||
3144 | #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */ | ||
3145 | #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk | ||
3146 | |||
3147 | /****************** Bit definition for GPIO_AFRH register ********************/ | ||
3148 | #define GPIO_AFRH_AFRH0_Pos (0U) | ||
3149 | #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */ | ||
3150 | #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk | ||
3151 | #define GPIO_AFRH_AFRH1_Pos (4U) | ||
3152 | #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */ | ||
3153 | #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk | ||
3154 | #define GPIO_AFRH_AFRH2_Pos (8U) | ||
3155 | #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */ | ||
3156 | #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk | ||
3157 | #define GPIO_AFRH_AFRH3_Pos (12U) | ||
3158 | #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */ | ||
3159 | #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk | ||
3160 | #define GPIO_AFRH_AFRH4_Pos (16U) | ||
3161 | #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */ | ||
3162 | #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk | ||
3163 | #define GPIO_AFRH_AFRH5_Pos (20U) | ||
3164 | #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */ | ||
3165 | #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk | ||
3166 | #define GPIO_AFRH_AFRH6_Pos (24U) | ||
3167 | #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */ | ||
3168 | #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk | ||
3169 | #define GPIO_AFRH_AFRH7_Pos (28U) | ||
3170 | #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */ | ||
3171 | #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk | ||
3172 | |||
3173 | /****************** Bit definition for GPIO_BRR register *********************/ | ||
3174 | #define GPIO_BRR_BR_0 (0x00000001U) | ||
3175 | #define GPIO_BRR_BR_1 (0x00000002U) | ||
3176 | #define GPIO_BRR_BR_2 (0x00000004U) | ||
3177 | #define GPIO_BRR_BR_3 (0x00000008U) | ||
3178 | #define GPIO_BRR_BR_4 (0x00000010U) | ||
3179 | #define GPIO_BRR_BR_5 (0x00000020U) | ||
3180 | #define GPIO_BRR_BR_6 (0x00000040U) | ||
3181 | #define GPIO_BRR_BR_7 (0x00000080U) | ||
3182 | #define GPIO_BRR_BR_8 (0x00000100U) | ||
3183 | #define GPIO_BRR_BR_9 (0x00000200U) | ||
3184 | #define GPIO_BRR_BR_10 (0x00000400U) | ||
3185 | #define GPIO_BRR_BR_11 (0x00000800U) | ||
3186 | #define GPIO_BRR_BR_12 (0x00001000U) | ||
3187 | #define GPIO_BRR_BR_13 (0x00002000U) | ||
3188 | #define GPIO_BRR_BR_14 (0x00004000U) | ||
3189 | #define GPIO_BRR_BR_15 (0x00008000U) | ||
3190 | |||
3191 | /******************************************************************************/ | ||
3192 | /* */ | ||
3193 | /* Inter-integrated Circuit Interface (I2C) */ | ||
3194 | /* */ | ||
3195 | /******************************************************************************/ | ||
3196 | |||
3197 | /******************* Bit definition for I2C_CR1 register *******************/ | ||
3198 | #define I2C_CR1_PE_Pos (0U) | ||
3199 | #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */ | ||
3200 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ | ||
3201 | #define I2C_CR1_TXIE_Pos (1U) | ||
3202 | #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ | ||
3203 | #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ | ||
3204 | #define I2C_CR1_RXIE_Pos (2U) | ||
3205 | #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ | ||
3206 | #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ | ||
3207 | #define I2C_CR1_ADDRIE_Pos (3U) | ||
3208 | #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ | ||
3209 | #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ | ||
3210 | #define I2C_CR1_NACKIE_Pos (4U) | ||
3211 | #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ | ||
3212 | #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ | ||
3213 | #define I2C_CR1_STOPIE_Pos (5U) | ||
3214 | #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ | ||
3215 | #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ | ||
3216 | #define I2C_CR1_TCIE_Pos (6U) | ||
3217 | #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ | ||
3218 | #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ | ||
3219 | #define I2C_CR1_ERRIE_Pos (7U) | ||
3220 | #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ | ||
3221 | #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ | ||
3222 | #define I2C_CR1_DNF_Pos (8U) | ||
3223 | #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ | ||
3224 | #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ | ||
3225 | #define I2C_CR1_ANFOFF_Pos (12U) | ||
3226 | #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ | ||
3227 | #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ | ||
3228 | #define I2C_CR1_TXDMAEN_Pos (14U) | ||
3229 | #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ | ||
3230 | #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ | ||
3231 | #define I2C_CR1_RXDMAEN_Pos (15U) | ||
3232 | #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ | ||
3233 | #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ | ||
3234 | #define I2C_CR1_SBC_Pos (16U) | ||
3235 | #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ | ||
3236 | #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ | ||
3237 | #define I2C_CR1_NOSTRETCH_Pos (17U) | ||
3238 | #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ | ||
3239 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ | ||
3240 | #define I2C_CR1_WUPEN_Pos (18U) | ||
3241 | #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ | ||
3242 | #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ | ||
3243 | #define I2C_CR1_GCEN_Pos (19U) | ||
3244 | #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ | ||
3245 | #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ | ||
3246 | #define I2C_CR1_SMBHEN_Pos (20U) | ||
3247 | #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ | ||
3248 | #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ | ||
3249 | #define I2C_CR1_SMBDEN_Pos (21U) | ||
3250 | #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ | ||
3251 | #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ | ||
3252 | #define I2C_CR1_ALERTEN_Pos (22U) | ||
3253 | #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ | ||
3254 | #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ | ||
3255 | #define I2C_CR1_PECEN_Pos (23U) | ||
3256 | #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ | ||
3257 | #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ | ||
3258 | |||
3259 | /****************** Bit definition for I2C_CR2 register ********************/ | ||
3260 | #define I2C_CR2_SADD_Pos (0U) | ||
3261 | #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ | ||
3262 | #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ | ||
3263 | #define I2C_CR2_RD_WRN_Pos (10U) | ||
3264 | #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ | ||
3265 | #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ | ||
3266 | #define I2C_CR2_ADD10_Pos (11U) | ||
3267 | #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ | ||
3268 | #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ | ||
3269 | #define I2C_CR2_HEAD10R_Pos (12U) | ||
3270 | #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ | ||
3271 | #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ | ||
3272 | #define I2C_CR2_START_Pos (13U) | ||
3273 | #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */ | ||
3274 | #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ | ||
3275 | #define I2C_CR2_STOP_Pos (14U) | ||
3276 | #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ | ||
3277 | #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ | ||
3278 | #define I2C_CR2_NACK_Pos (15U) | ||
3279 | #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ | ||
3280 | #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ | ||
3281 | #define I2C_CR2_NBYTES_Pos (16U) | ||
3282 | #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ | ||
3283 | #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ | ||
3284 | #define I2C_CR2_RELOAD_Pos (24U) | ||
3285 | #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ | ||
3286 | #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ | ||
3287 | #define I2C_CR2_AUTOEND_Pos (25U) | ||
3288 | #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ | ||
3289 | #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ | ||
3290 | #define I2C_CR2_PECBYTE_Pos (26U) | ||
3291 | #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ | ||
3292 | #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ | ||
3293 | |||
3294 | /******************* Bit definition for I2C_OAR1 register ******************/ | ||
3295 | #define I2C_OAR1_OA1_Pos (0U) | ||
3296 | #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ | ||
3297 | #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ | ||
3298 | #define I2C_OAR1_OA1MODE_Pos (10U) | ||
3299 | #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ | ||
3300 | #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ | ||
3301 | #define I2C_OAR1_OA1EN_Pos (15U) | ||
3302 | #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ | ||
3303 | #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ | ||
3304 | |||
3305 | /******************* Bit definition for I2C_OAR2 register ******************/ | ||
3306 | #define I2C_OAR2_OA2_Pos (1U) | ||
3307 | #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ | ||
3308 | #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ | ||
3309 | #define I2C_OAR2_OA2MSK_Pos (8U) | ||
3310 | #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ | ||
3311 | #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ | ||
3312 | #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ | ||
3313 | #define I2C_OAR2_OA2MASK01_Pos (8U) | ||
3314 | #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ | ||
3315 | #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ | ||
3316 | #define I2C_OAR2_OA2MASK02_Pos (9U) | ||
3317 | #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ | ||
3318 | #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ | ||
3319 | #define I2C_OAR2_OA2MASK03_Pos (8U) | ||
3320 | #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ | ||
3321 | #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ | ||
3322 | #define I2C_OAR2_OA2MASK04_Pos (10U) | ||
3323 | #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ | ||
3324 | #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ | ||
3325 | #define I2C_OAR2_OA2MASK05_Pos (8U) | ||
3326 | #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ | ||
3327 | #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ | ||
3328 | #define I2C_OAR2_OA2MASK06_Pos (9U) | ||
3329 | #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ | ||
3330 | #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ | ||
3331 | #define I2C_OAR2_OA2MASK07_Pos (8U) | ||
3332 | #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ | ||
3333 | #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ | ||
3334 | #define I2C_OAR2_OA2EN_Pos (15U) | ||
3335 | #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ | ||
3336 | #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ | ||
3337 | |||
3338 | /******************* Bit definition for I2C_TIMINGR register *******************/ | ||
3339 | #define I2C_TIMINGR_SCLL_Pos (0U) | ||
3340 | #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ | ||
3341 | #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ | ||
3342 | #define I2C_TIMINGR_SCLH_Pos (8U) | ||
3343 | #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ | ||
3344 | #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ | ||
3345 | #define I2C_TIMINGR_SDADEL_Pos (16U) | ||
3346 | #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ | ||
3347 | #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ | ||
3348 | #define I2C_TIMINGR_SCLDEL_Pos (20U) | ||
3349 | #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ | ||
3350 | #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ | ||
3351 | #define I2C_TIMINGR_PRESC_Pos (28U) | ||
3352 | #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ | ||
3353 | #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ | ||
3354 | |||
3355 | /******************* Bit definition for I2C_TIMEOUTR register *******************/ | ||
3356 | #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) | ||
3357 | #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ | ||
3358 | #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ | ||
3359 | #define I2C_TIMEOUTR_TIDLE_Pos (12U) | ||
3360 | #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ | ||
3361 | #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ | ||
3362 | #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) | ||
3363 | #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ | ||
3364 | #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ | ||
3365 | #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) | ||
3366 | #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ | ||
3367 | #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ | ||
3368 | #define I2C_TIMEOUTR_TEXTEN_Pos (31U) | ||
3369 | #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ | ||
3370 | #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ | ||
3371 | |||
3372 | /****************** Bit definition for I2C_ISR register *********************/ | ||
3373 | #define I2C_ISR_TXE_Pos (0U) | ||
3374 | #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ | ||
3375 | #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ | ||
3376 | #define I2C_ISR_TXIS_Pos (1U) | ||
3377 | #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ | ||
3378 | #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ | ||
3379 | #define I2C_ISR_RXNE_Pos (2U) | ||
3380 | #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ | ||
3381 | #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ | ||
3382 | #define I2C_ISR_ADDR_Pos (3U) | ||
3383 | #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ | ||
3384 | #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ | ||
3385 | #define I2C_ISR_NACKF_Pos (4U) | ||
3386 | #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ | ||
3387 | #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ | ||
3388 | #define I2C_ISR_STOPF_Pos (5U) | ||
3389 | #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ | ||
3390 | #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ | ||
3391 | #define I2C_ISR_TC_Pos (6U) | ||
3392 | #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */ | ||
3393 | #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ | ||
3394 | #define I2C_ISR_TCR_Pos (7U) | ||
3395 | #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ | ||
3396 | #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ | ||
3397 | #define I2C_ISR_BERR_Pos (8U) | ||
3398 | #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ | ||
3399 | #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ | ||
3400 | #define I2C_ISR_ARLO_Pos (9U) | ||
3401 | #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ | ||
3402 | #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ | ||
3403 | #define I2C_ISR_OVR_Pos (10U) | ||
3404 | #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ | ||
3405 | #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ | ||
3406 | #define I2C_ISR_PECERR_Pos (11U) | ||
3407 | #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ | ||
3408 | #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ | ||
3409 | #define I2C_ISR_TIMEOUT_Pos (12U) | ||
3410 | #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ | ||
3411 | #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ | ||
3412 | #define I2C_ISR_ALERT_Pos (13U) | ||
3413 | #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ | ||
3414 | #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ | ||
3415 | #define I2C_ISR_BUSY_Pos (15U) | ||
3416 | #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ | ||
3417 | #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ | ||
3418 | #define I2C_ISR_DIR_Pos (16U) | ||
3419 | #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ | ||
3420 | #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ | ||
3421 | #define I2C_ISR_ADDCODE_Pos (17U) | ||
3422 | #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ | ||
3423 | #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ | ||
3424 | |||
3425 | /****************** Bit definition for I2C_ICR register *********************/ | ||
3426 | #define I2C_ICR_ADDRCF_Pos (3U) | ||
3427 | #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ | ||
3428 | #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ | ||
3429 | #define I2C_ICR_NACKCF_Pos (4U) | ||
3430 | #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ | ||
3431 | #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ | ||
3432 | #define I2C_ICR_STOPCF_Pos (5U) | ||
3433 | #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ | ||
3434 | #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ | ||
3435 | #define I2C_ICR_BERRCF_Pos (8U) | ||
3436 | #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ | ||
3437 | #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ | ||
3438 | #define I2C_ICR_ARLOCF_Pos (9U) | ||
3439 | #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ | ||
3440 | #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ | ||
3441 | #define I2C_ICR_OVRCF_Pos (10U) | ||
3442 | #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ | ||
3443 | #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ | ||
3444 | #define I2C_ICR_PECCF_Pos (11U) | ||
3445 | #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ | ||
3446 | #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ | ||
3447 | #define I2C_ICR_TIMOUTCF_Pos (12U) | ||
3448 | #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ | ||
3449 | #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ | ||
3450 | #define I2C_ICR_ALERTCF_Pos (13U) | ||
3451 | #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ | ||
3452 | #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ | ||
3453 | |||
3454 | /****************** Bit definition for I2C_PECR register *********************/ | ||
3455 | #define I2C_PECR_PEC_Pos (0U) | ||
3456 | #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ | ||
3457 | #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ | ||
3458 | |||
3459 | /****************** Bit definition for I2C_RXDR register *********************/ | ||
3460 | #define I2C_RXDR_RXDATA_Pos (0U) | ||
3461 | #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ | ||
3462 | #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ | ||
3463 | |||
3464 | /****************** Bit definition for I2C_TXDR register *********************/ | ||
3465 | #define I2C_TXDR_TXDATA_Pos (0U) | ||
3466 | #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ | ||
3467 | #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ | ||
3468 | |||
3469 | /******************************************************************************/ | ||
3470 | /* */ | ||
3471 | /* Independent WATCHDOG (IWDG) */ | ||
3472 | /* */ | ||
3473 | /******************************************************************************/ | ||
3474 | /******************* Bit definition for IWDG_KR register ********************/ | ||
3475 | #define IWDG_KR_KEY_Pos (0U) | ||
3476 | #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ | ||
3477 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ | ||
3478 | |||
3479 | /******************* Bit definition for IWDG_PR register ********************/ | ||
3480 | #define IWDG_PR_PR_Pos (0U) | ||
3481 | #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */ | ||
3482 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ | ||
3483 | #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ | ||
3484 | #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ | ||
3485 | #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ | ||
3486 | |||
3487 | /******************* Bit definition for IWDG_RLR register *******************/ | ||
3488 | #define IWDG_RLR_RL_Pos (0U) | ||
3489 | #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ | ||
3490 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ | ||
3491 | |||
3492 | /******************* Bit definition for IWDG_SR register ********************/ | ||
3493 | #define IWDG_SR_PVU_Pos (0U) | ||
3494 | #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ | ||
3495 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ | ||
3496 | #define IWDG_SR_RVU_Pos (1U) | ||
3497 | #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ | ||
3498 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ | ||
3499 | #define IWDG_SR_WVU_Pos (2U) | ||
3500 | #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ | ||
3501 | #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ | ||
3502 | |||
3503 | /******************* Bit definition for IWDG_KR register ********************/ | ||
3504 | #define IWDG_WINR_WIN_Pos (0U) | ||
3505 | #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ | ||
3506 | #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ | ||
3507 | |||
3508 | /******************************************************************************/ | ||
3509 | /* */ | ||
3510 | /* Low Power Timer (LPTTIM) */ | ||
3511 | /* */ | ||
3512 | /******************************************************************************/ | ||
3513 | /****************** Bit definition for LPTIM_ISR register *******************/ | ||
3514 | #define LPTIM_ISR_CMPM_Pos (0U) | ||
3515 | #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ | ||
3516 | #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ | ||
3517 | #define LPTIM_ISR_ARRM_Pos (1U) | ||
3518 | #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ | ||
3519 | #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ | ||
3520 | #define LPTIM_ISR_EXTTRIG_Pos (2U) | ||
3521 | #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ | ||
3522 | #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ | ||
3523 | #define LPTIM_ISR_CMPOK_Pos (3U) | ||
3524 | #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ | ||
3525 | #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ | ||
3526 | #define LPTIM_ISR_ARROK_Pos (4U) | ||
3527 | #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ | ||
3528 | #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ | ||
3529 | #define LPTIM_ISR_UP_Pos (5U) | ||
3530 | #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ | ||
3531 | #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ | ||
3532 | #define LPTIM_ISR_DOWN_Pos (6U) | ||
3533 | #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ | ||
3534 | #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ | ||
3535 | |||
3536 | /****************** Bit definition for LPTIM_ICR register *******************/ | ||
3537 | #define LPTIM_ICR_CMPMCF_Pos (0U) | ||
3538 | #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ | ||
3539 | #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ | ||
3540 | #define LPTIM_ICR_ARRMCF_Pos (1U) | ||
3541 | #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ | ||
3542 | #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ | ||
3543 | #define LPTIM_ICR_EXTTRIGCF_Pos (2U) | ||
3544 | #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ | ||
3545 | #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ | ||
3546 | #define LPTIM_ICR_CMPOKCF_Pos (3U) | ||
3547 | #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ | ||
3548 | #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ | ||
3549 | #define LPTIM_ICR_ARROKCF_Pos (4U) | ||
3550 | #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ | ||
3551 | #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ | ||
3552 | #define LPTIM_ICR_UPCF_Pos (5U) | ||
3553 | #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ | ||
3554 | #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ | ||
3555 | #define LPTIM_ICR_DOWNCF_Pos (6U) | ||
3556 | #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ | ||
3557 | #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ | ||
3558 | |||
3559 | /****************** Bit definition for LPTIM_IER register ********************/ | ||
3560 | #define LPTIM_IER_CMPMIE_Pos (0U) | ||
3561 | #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ | ||
3562 | #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ | ||
3563 | #define LPTIM_IER_ARRMIE_Pos (1U) | ||
3564 | #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ | ||
3565 | #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ | ||
3566 | #define LPTIM_IER_EXTTRIGIE_Pos (2U) | ||
3567 | #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ | ||
3568 | #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ | ||
3569 | #define LPTIM_IER_CMPOKIE_Pos (3U) | ||
3570 | #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ | ||
3571 | #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ | ||
3572 | #define LPTIM_IER_ARROKIE_Pos (4U) | ||
3573 | #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ | ||
3574 | #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ | ||
3575 | #define LPTIM_IER_UPIE_Pos (5U) | ||
3576 | #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ | ||
3577 | #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ | ||
3578 | #define LPTIM_IER_DOWNIE_Pos (6U) | ||
3579 | #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ | ||
3580 | #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ | ||
3581 | |||
3582 | /****************** Bit definition for LPTIM_CFGR register *******************/ | ||
3583 | #define LPTIM_CFGR_CKSEL_Pos (0U) | ||
3584 | #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ | ||
3585 | #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ | ||
3586 | |||
3587 | #define LPTIM_CFGR_CKPOL_Pos (1U) | ||
3588 | #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ | ||
3589 | #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ | ||
3590 | #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ | ||
3591 | #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ | ||
3592 | |||
3593 | #define LPTIM_CFGR_CKFLT_Pos (3U) | ||
3594 | #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ | ||
3595 | #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ | ||
3596 | #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ | ||
3597 | #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ | ||
3598 | |||
3599 | #define LPTIM_CFGR_TRGFLT_Pos (6U) | ||
3600 | #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ | ||
3601 | #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ | ||
3602 | #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ | ||
3603 | #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ | ||
3604 | |||
3605 | #define LPTIM_CFGR_PRESC_Pos (9U) | ||
3606 | #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ | ||
3607 | #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ | ||
3608 | #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ | ||
3609 | #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ | ||
3610 | #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ | ||
3611 | |||
3612 | #define LPTIM_CFGR_TRIGSEL_Pos (13U) | ||
3613 | #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ | ||
3614 | #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ | ||
3615 | #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ | ||
3616 | #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ | ||
3617 | #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ | ||
3618 | |||
3619 | #define LPTIM_CFGR_TRIGEN_Pos (17U) | ||
3620 | #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ | ||
3621 | #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ | ||
3622 | #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ | ||
3623 | #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ | ||
3624 | |||
3625 | #define LPTIM_CFGR_TIMOUT_Pos (19U) | ||
3626 | #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ | ||
3627 | #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ | ||
3628 | #define LPTIM_CFGR_WAVE_Pos (20U) | ||
3629 | #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ | ||
3630 | #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ | ||
3631 | #define LPTIM_CFGR_WAVPOL_Pos (21U) | ||
3632 | #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ | ||
3633 | #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ | ||
3634 | #define LPTIM_CFGR_PRELOAD_Pos (22U) | ||
3635 | #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ | ||
3636 | #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ | ||
3637 | #define LPTIM_CFGR_COUNTMODE_Pos (23U) | ||
3638 | #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ | ||
3639 | #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ | ||
3640 | #define LPTIM_CFGR_ENC_Pos (24U) | ||
3641 | #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ | ||
3642 | #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ | ||
3643 | |||
3644 | /****************** Bit definition for LPTIM_CR register ********************/ | ||
3645 | #define LPTIM_CR_ENABLE_Pos (0U) | ||
3646 | #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ | ||
3647 | #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ | ||
3648 | #define LPTIM_CR_SNGSTRT_Pos (1U) | ||
3649 | #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ | ||
3650 | #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ | ||
3651 | #define LPTIM_CR_CNTSTRT_Pos (2U) | ||
3652 | #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ | ||
3653 | #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ | ||
3654 | |||
3655 | /****************** Bit definition for LPTIM_CMP register *******************/ | ||
3656 | #define LPTIM_CMP_CMP_Pos (0U) | ||
3657 | #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ | ||
3658 | #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ | ||
3659 | |||
3660 | /****************** Bit definition for LPTIM_ARR register *******************/ | ||
3661 | #define LPTIM_ARR_ARR_Pos (0U) | ||
3662 | #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ | ||
3663 | #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ | ||
3664 | |||
3665 | /****************** Bit definition for LPTIM_CNT register *******************/ | ||
3666 | #define LPTIM_CNT_CNT_Pos (0U) | ||
3667 | #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ | ||
3668 | #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ | ||
3669 | |||
3670 | /******************************************************************************/ | ||
3671 | /* */ | ||
3672 | /* MIFARE Firewall */ | ||
3673 | /* */ | ||
3674 | /******************************************************************************/ | ||
3675 | |||
3676 | /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */ | ||
3677 | #define FW_CSSA_ADD_Pos (8U) | ||
3678 | #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */ | ||
3679 | #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */ | ||
3680 | #define FW_CSL_LENG_Pos (8U) | ||
3681 | #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */ | ||
3682 | #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */ | ||
3683 | #define FW_NVDSSA_ADD_Pos (8U) | ||
3684 | #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */ | ||
3685 | #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */ | ||
3686 | #define FW_NVDSL_LENG_Pos (8U) | ||
3687 | #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */ | ||
3688 | #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */ | ||
3689 | #define FW_VDSSA_ADD_Pos (6U) | ||
3690 | #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos) /*!< 0x0000FFC0 */ | ||
3691 | #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */ | ||
3692 | #define FW_VDSL_LENG_Pos (6U) | ||
3693 | #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos) /*!< 0x0000FFC0 */ | ||
3694 | #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */ | ||
3695 | |||
3696 | /**************************Bit definition for CR register *********************/ | ||
3697 | #define FW_CR_FPA_Pos (0U) | ||
3698 | #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */ | ||
3699 | #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/ | ||
3700 | #define FW_CR_VDS_Pos (1U) | ||
3701 | #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */ | ||
3702 | #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/ | ||
3703 | #define FW_CR_VDE_Pos (2U) | ||
3704 | #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */ | ||
3705 | #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/ | ||
3706 | |||
3707 | /******************************************************************************/ | ||
3708 | /* */ | ||
3709 | /* Power Control (PWR) */ | ||
3710 | /* */ | ||
3711 | /******************************************************************************/ | ||
3712 | |||
3713 | #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */ | ||
3714 | |||
3715 | /******************** Bit definition for PWR_CR register ********************/ | ||
3716 | #define PWR_CR_LPSDSR_Pos (0U) | ||
3717 | #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */ | ||
3718 | #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */ | ||
3719 | #define PWR_CR_PDDS_Pos (1U) | ||
3720 | #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ | ||
3721 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ | ||
3722 | #define PWR_CR_CWUF_Pos (2U) | ||
3723 | #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ | ||
3724 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ | ||
3725 | #define PWR_CR_CSBF_Pos (3U) | ||
3726 | #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ | ||
3727 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ | ||
3728 | #define PWR_CR_PVDE_Pos (4U) | ||
3729 | #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ | ||
3730 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ | ||
3731 | |||
3732 | #define PWR_CR_PLS_Pos (5U) | ||
3733 | #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ | ||
3734 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ | ||
3735 | #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */ | ||
3736 | #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */ | ||
3737 | #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */ | ||
3738 | |||
3739 | /*!< PVD level configuration */ | ||
3740 | #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ | ||
3741 | #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ | ||
3742 | #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ | ||
3743 | #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ | ||
3744 | #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ | ||
3745 | #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ | ||
3746 | #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ | ||
3747 | #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ | ||
3748 | |||
3749 | #define PWR_CR_DBP_Pos (8U) | ||
3750 | #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */ | ||
3751 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ | ||
3752 | #define PWR_CR_ULP_Pos (9U) | ||
3753 | #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */ | ||
3754 | #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */ | ||
3755 | #define PWR_CR_FWU_Pos (10U) | ||
3756 | #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */ | ||
3757 | #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */ | ||
3758 | |||
3759 | #define PWR_CR_VOS_Pos (11U) | ||
3760 | #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */ | ||
3761 | #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */ | ||
3762 | #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */ | ||
3763 | #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */ | ||
3764 | #define PWR_CR_DSEEKOFF_Pos (13U) | ||
3765 | #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */ | ||
3766 | #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */ | ||
3767 | #define PWR_CR_LPRUN_Pos (14U) | ||
3768 | #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */ | ||
3769 | #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */ | ||
3770 | |||
3771 | /******************* Bit definition for PWR_CSR register ********************/ | ||
3772 | #define PWR_CSR_WUF_Pos (0U) | ||
3773 | #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ | ||
3774 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ | ||
3775 | #define PWR_CSR_SBF_Pos (1U) | ||
3776 | #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ | ||
3777 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ | ||
3778 | #define PWR_CSR_PVDO_Pos (2U) | ||
3779 | #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ | ||
3780 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ | ||
3781 | #define PWR_CSR_VREFINTRDYF_Pos (3U) | ||
3782 | #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ | ||
3783 | #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ | ||
3784 | #define PWR_CSR_VOSF_Pos (4U) | ||
3785 | #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */ | ||
3786 | #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */ | ||
3787 | #define PWR_CSR_REGLPF_Pos (5U) | ||
3788 | #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */ | ||
3789 | #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */ | ||
3790 | |||
3791 | #define PWR_CSR_EWUP1_Pos (8U) | ||
3792 | #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ | ||
3793 | #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ | ||
3794 | #define PWR_CSR_EWUP2_Pos (9U) | ||
3795 | #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ | ||
3796 | #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ | ||
3797 | #define PWR_CSR_EWUP3_Pos (10U) | ||
3798 | #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ | ||
3799 | #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ | ||
3800 | |||
3801 | /******************************************************************************/ | ||
3802 | /* */ | ||
3803 | /* Reset and Clock Control */ | ||
3804 | /* */ | ||
3805 | /******************************************************************************/ | ||
3806 | |||
3807 | #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */ | ||
3808 | #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */ | ||
3809 | |||
3810 | /******************** Bit definition for RCC_CR register ********************/ | ||
3811 | #define RCC_CR_HSION_Pos (0U) | ||
3812 | #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */ | ||
3813 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ | ||
3814 | #define RCC_CR_HSIKERON_Pos (1U) | ||
3815 | #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */ | ||
3816 | #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */ | ||
3817 | #define RCC_CR_HSIRDY_Pos (2U) | ||
3818 | #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */ | ||
3819 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ | ||
3820 | #define RCC_CR_HSIDIVEN_Pos (3U) | ||
3821 | #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */ | ||
3822 | #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */ | ||
3823 | #define RCC_CR_HSIDIVF_Pos (4U) | ||
3824 | #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */ | ||
3825 | #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */ | ||
3826 | #define RCC_CR_HSIOUTEN_Pos (5U) | ||
3827 | #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos) /*!< 0x00000020 */ | ||
3828 | #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk /*!< Internal High Speed clock out enable */ | ||
3829 | #define RCC_CR_MSION_Pos (8U) | ||
3830 | #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */ | ||
3831 | #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */ | ||
3832 | #define RCC_CR_MSIRDY_Pos (9U) | ||
3833 | #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */ | ||
3834 | #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */ | ||
3835 | #define RCC_CR_HSEON_Pos (16U) | ||
3836 | #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ | ||
3837 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ | ||
3838 | #define RCC_CR_HSERDY_Pos (17U) | ||
3839 | #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ | ||
3840 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ | ||
3841 | #define RCC_CR_HSEBYP_Pos (18U) | ||
3842 | #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ | ||
3843 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ | ||
3844 | #define RCC_CR_CSSHSEON_Pos (19U) | ||
3845 | #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */ | ||
3846 | #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock Security System enable */ | ||
3847 | #define RCC_CR_RTCPRE_Pos (20U) | ||
3848 | #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */ | ||
3849 | #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC prescaler [1:0] bits */ | ||
3850 | #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */ | ||
3851 | #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */ | ||
3852 | #define RCC_CR_PLLON_Pos (24U) | ||
3853 | #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ | ||
3854 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ | ||
3855 | #define RCC_CR_PLLRDY_Pos (25U) | ||
3856 | #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ | ||
3857 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ | ||
3858 | |||
3859 | /* Reference defines */ | ||
3860 | #define RCC_CR_CSSON RCC_CR_CSSHSEON | ||
3861 | |||
3862 | /******************** Bit definition for RCC_ICSCR register *****************/ | ||
3863 | #define RCC_ICSCR_HSICAL_Pos (0U) | ||
3864 | #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ | ||
3865 | #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ | ||
3866 | #define RCC_ICSCR_HSITRIM_Pos (8U) | ||
3867 | #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */ | ||
3868 | #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ | ||
3869 | |||
3870 | #define RCC_ICSCR_MSIRANGE_Pos (13U) | ||
3871 | #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */ | ||
3872 | #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */ | ||
3873 | #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */ | ||
3874 | #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */ | ||
3875 | #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */ | ||
3876 | #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */ | ||
3877 | #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */ | ||
3878 | #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */ | ||
3879 | #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */ | ||
3880 | #define RCC_ICSCR_MSICAL_Pos (16U) | ||
3881 | #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */ | ||
3882 | #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */ | ||
3883 | #define RCC_ICSCR_MSITRIM_Pos (24U) | ||
3884 | #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */ | ||
3885 | #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */ | ||
3886 | |||
3887 | /******************** Bit definition for RCC_CRRCR register *****************/ | ||
3888 | #define RCC_CRRCR_HSI48ON_Pos (0U) | ||
3889 | #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */ | ||
3890 | #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk /*!< HSI 48MHz clock enable */ | ||
3891 | #define RCC_CRRCR_HSI48RDY_Pos (1U) | ||
3892 | #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */ | ||
3893 | #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk /*!< HSI 48MHz clock ready flag */ | ||
3894 | #define RCC_CRRCR_HSI48DIV6OUTEN_Pos (2U) | ||
3895 | #define RCC_CRRCR_HSI48DIV6OUTEN_Msk (0x1U << RCC_CRRCR_HSI48DIV6OUTEN_Pos) /*!< 0x00000004 */ | ||
3896 | #define RCC_CRRCR_HSI48DIV6OUTEN RCC_CRRCR_HSI48DIV6OUTEN_Msk /*!< HSI 48MHz DIV6 out enable */ | ||
3897 | #define RCC_CRRCR_HSI48CAL_Pos (8U) | ||
3898 | #define RCC_CRRCR_HSI48CAL_Msk (0xFFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF00 */ | ||
3899 | #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI 48MHz clock Calibration */ | ||
3900 | |||
3901 | /******************* Bit definition for RCC_CFGR register *******************/ | ||
3902 | /*!< SW configuration */ | ||
3903 | #define RCC_CFGR_SW_Pos (0U) | ||
3904 | #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ | ||
3905 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ | ||
3906 | #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ | ||
3907 | #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ | ||
3908 | |||
3909 | #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */ | ||
3910 | #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */ | ||
3911 | #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */ | ||
3912 | #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */ | ||
3913 | |||
3914 | /*!< SWS configuration */ | ||
3915 | #define RCC_CFGR_SWS_Pos (2U) | ||
3916 | #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ | ||
3917 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ | ||
3918 | #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ | ||
3919 | #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ | ||
3920 | |||
3921 | #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */ | ||
3922 | #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */ | ||
3923 | #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ | ||
3924 | #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ | ||
3925 | |||
3926 | /*!< HPRE configuration */ | ||
3927 | #define RCC_CFGR_HPRE_Pos (4U) | ||
3928 | #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ | ||
3929 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ | ||
3930 | #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ | ||
3931 | #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ | ||
3932 | #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ | ||
3933 | #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ | ||
3934 | |||
3935 | #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ | ||
3936 | #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ | ||
3937 | #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ | ||
3938 | #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ | ||
3939 | #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ | ||
3940 | #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ | ||
3941 | #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ | ||
3942 | #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ | ||
3943 | #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ | ||
3944 | |||
3945 | /*!< PPRE1 configuration */ | ||
3946 | #define RCC_CFGR_PPRE1_Pos (8U) | ||
3947 | #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ | ||
3948 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ | ||
3949 | #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ | ||
3950 | #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ | ||
3951 | #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ | ||
3952 | |||
3953 | #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ | ||
3954 | #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ | ||
3955 | #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ | ||
3956 | #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ | ||
3957 | #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ | ||
3958 | |||
3959 | /*!< PPRE2 configuration */ | ||
3960 | #define RCC_CFGR_PPRE2_Pos (11U) | ||
3961 | #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ | ||
3962 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ | ||
3963 | #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ | ||
3964 | #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ | ||
3965 | #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ | ||
3966 | |||
3967 | #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ | ||
3968 | #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ | ||
3969 | #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ | ||
3970 | #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ | ||
3971 | #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ | ||
3972 | |||
3973 | #define RCC_CFGR_STOPWUCK_Pos (15U) | ||
3974 | #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */ | ||
3975 | #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */ | ||
3976 | |||
3977 | /*!< PLL entry clock source*/ | ||
3978 | #define RCC_CFGR_PLLSRC_Pos (16U) | ||
3979 | #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ | ||
3980 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ | ||
3981 | |||
3982 | #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */ | ||
3983 | #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */ | ||
3984 | |||
3985 | |||
3986 | /*!< PLLMUL configuration */ | ||
3987 | #define RCC_CFGR_PLLMUL_Pos (18U) | ||
3988 | #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ | ||
3989 | #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ | ||
3990 | #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ | ||
3991 | #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ | ||
3992 | #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ | ||
3993 | #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ | ||
3994 | |||
3995 | #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */ | ||
3996 | #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */ | ||
3997 | #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */ | ||
3998 | #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */ | ||
3999 | #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */ | ||
4000 | #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */ | ||
4001 | #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */ | ||
4002 | #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */ | ||
4003 | #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */ | ||
4004 | |||
4005 | /*!< PLLDIV configuration */ | ||
4006 | #define RCC_CFGR_PLLDIV_Pos (22U) | ||
4007 | #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */ | ||
4008 | #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */ | ||
4009 | #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */ | ||
4010 | #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */ | ||
4011 | |||
4012 | #define RCC_CFGR_PLLDIV2_Pos (22U) | ||
4013 | #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */ | ||
4014 | #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */ | ||
4015 | #define RCC_CFGR_PLLDIV3_Pos (23U) | ||
4016 | #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */ | ||
4017 | #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */ | ||
4018 | #define RCC_CFGR_PLLDIV4_Pos (22U) | ||
4019 | #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */ | ||
4020 | #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */ | ||
4021 | |||
4022 | /*!< MCO configuration */ | ||
4023 | #define RCC_CFGR_MCOSEL_Pos (24U) | ||
4024 | #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ | ||
4025 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ | ||
4026 | #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ | ||
4027 | #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ | ||
4028 | #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ | ||
4029 | #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ | ||
4030 | |||
4031 | #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */ | ||
4032 | #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U) | ||
4033 | #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */ | ||
4034 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */ | ||
4035 | #define RCC_CFGR_MCOSEL_HSI_Pos (25U) | ||
4036 | #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */ | ||
4037 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */ | ||
4038 | #define RCC_CFGR_MCOSEL_MSI_Pos (24U) | ||
4039 | #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */ | ||
4040 | #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */ | ||
4041 | #define RCC_CFGR_MCOSEL_HSE_Pos (26U) | ||
4042 | #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */ | ||
4043 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */ | ||
4044 | #define RCC_CFGR_MCOSEL_PLL_Pos (24U) | ||
4045 | #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */ | ||
4046 | #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */ | ||
4047 | #define RCC_CFGR_MCOSEL_LSI_Pos (25U) | ||
4048 | #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */ | ||
4049 | #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */ | ||
4050 | #define RCC_CFGR_MCOSEL_LSE_Pos (24U) | ||
4051 | #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */ | ||
4052 | #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */ | ||
4053 | #define RCC_CFGR_MCOSEL_HSI48_Pos (27U) | ||
4054 | #define RCC_CFGR_MCOSEL_HSI48_Msk (0x1U << RCC_CFGR_MCOSEL_HSI48_Pos) /*!< 0x08000000 */ | ||
4055 | #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCOSEL_HSI48_Msk /*!< HSI48 clock selected as MCO source */ | ||
4056 | |||
4057 | #define RCC_CFGR_MCOPRE_Pos (28U) | ||
4058 | #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ | ||
4059 | #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ | ||
4060 | #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ | ||
4061 | #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ | ||
4062 | #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ | ||
4063 | |||
4064 | #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ | ||
4065 | #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ | ||
4066 | #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ | ||
4067 | #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ | ||
4068 | #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ | ||
4069 | |||
4070 | /* Legacy defines */ | ||
4071 | #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK | ||
4072 | #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK | ||
4073 | #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI | ||
4074 | #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI | ||
4075 | #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE | ||
4076 | #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL | ||
4077 | #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI | ||
4078 | #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE | ||
4079 | #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48 | ||
4080 | |||
4081 | #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */ | ||
4082 | #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */ | ||
4083 | #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */ | ||
4084 | #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */ | ||
4085 | #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */ | ||
4086 | #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */ | ||
4087 | |||
4088 | /*!<****************** Bit definition for RCC_CIER register ********************/ | ||
4089 | #define RCC_CIER_LSIRDYIE_Pos (0U) | ||
4090 | #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */ | ||
4091 | #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ | ||
4092 | #define RCC_CIER_LSERDYIE_Pos (1U) | ||
4093 | #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ | ||
4094 | #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ | ||
4095 | #define RCC_CIER_HSIRDYIE_Pos (2U) | ||
4096 | #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */ | ||
4097 | #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ | ||
4098 | #define RCC_CIER_HSERDYIE_Pos (3U) | ||
4099 | #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */ | ||
4100 | #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ | ||
4101 | #define RCC_CIER_PLLRDYIE_Pos (4U) | ||
4102 | #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */ | ||
4103 | #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ | ||
4104 | #define RCC_CIER_MSIRDYIE_Pos (5U) | ||
4105 | #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */ | ||
4106 | #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */ | ||
4107 | #define RCC_CIER_HSI48RDYIE_Pos (6U) | ||
4108 | #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000040 */ | ||
4109 | #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */ | ||
4110 | #define RCC_CIER_CSSLSE_Pos (7U) | ||
4111 | #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */ | ||
4112 | #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */ | ||
4113 | |||
4114 | /* Reference defines */ | ||
4115 | #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE | ||
4116 | |||
4117 | /*!<****************** Bit definition for RCC_CIFR register ********************/ | ||
4118 | #define RCC_CIFR_LSIRDYF_Pos (0U) | ||
4119 | #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */ | ||
4120 | #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ | ||
4121 | #define RCC_CIFR_LSERDYF_Pos (1U) | ||
4122 | #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ | ||
4123 | #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ | ||
4124 | #define RCC_CIFR_HSIRDYF_Pos (2U) | ||
4125 | #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */ | ||
4126 | #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ | ||
4127 | #define RCC_CIFR_HSERDYF_Pos (3U) | ||
4128 | #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */ | ||
4129 | #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ | ||
4130 | #define RCC_CIFR_PLLRDYF_Pos (4U) | ||
4131 | #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */ | ||
4132 | #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ | ||
4133 | #define RCC_CIFR_MSIRDYF_Pos (5U) | ||
4134 | #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */ | ||
4135 | #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */ | ||
4136 | #define RCC_CIFR_HSI48RDYF_Pos (6U) | ||
4137 | #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000040 */ | ||
4138 | #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */ | ||
4139 | #define RCC_CIFR_CSSLSEF_Pos (7U) | ||
4140 | #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */ | ||
4141 | #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */ | ||
4142 | #define RCC_CIFR_CSSHSEF_Pos (8U) | ||
4143 | #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos) /*!< 0x00000100 */ | ||
4144 | #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk /*!< HSE Clock Security System Interrupt flag */ | ||
4145 | |||
4146 | /* Reference defines */ | ||
4147 | #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF | ||
4148 | #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF | ||
4149 | |||
4150 | /*!<****************** Bit definition for RCC_CICR register ********************/ | ||
4151 | #define RCC_CICR_LSIRDYC_Pos (0U) | ||
4152 | #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */ | ||
4153 | #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ | ||
4154 | #define RCC_CICR_LSERDYC_Pos (1U) | ||
4155 | #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ | ||
4156 | #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ | ||
4157 | #define RCC_CICR_HSIRDYC_Pos (2U) | ||
4158 | #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */ | ||
4159 | #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ | ||
4160 | #define RCC_CICR_HSERDYC_Pos (3U) | ||
4161 | #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */ | ||
4162 | #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ | ||
4163 | #define RCC_CICR_PLLRDYC_Pos (4U) | ||
4164 | #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */ | ||
4165 | #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ | ||
4166 | #define RCC_CICR_MSIRDYC_Pos (5U) | ||
4167 | #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */ | ||
4168 | #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */ | ||
4169 | #define RCC_CICR_HSI48RDYC_Pos (6U) | ||
4170 | #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000040 */ | ||
4171 | #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */ | ||
4172 | #define RCC_CICR_CSSLSEC_Pos (7U) | ||
4173 | #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */ | ||
4174 | #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */ | ||
4175 | #define RCC_CICR_CSSHSEC_Pos (8U) | ||
4176 | #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos) /*!< 0x00000100 */ | ||
4177 | #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk /*!< HSE Clock Security System Interrupt Clear */ | ||
4178 | |||
4179 | /* Reference defines */ | ||
4180 | #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC | ||
4181 | #define RCC_CICR_CSSC RCC_CICR_CSSHSEC | ||
4182 | /***************** Bit definition for RCC_IOPRSTR register ******************/ | ||
4183 | #define RCC_IOPRSTR_IOPARST_Pos (0U) | ||
4184 | #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */ | ||
4185 | #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */ | ||
4186 | #define RCC_IOPRSTR_IOPBRST_Pos (1U) | ||
4187 | #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */ | ||
4188 | #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */ | ||
4189 | #define RCC_IOPRSTR_IOPCRST_Pos (2U) | ||
4190 | #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */ | ||
4191 | #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */ | ||
4192 | #define RCC_IOPRSTR_IOPDRST_Pos (3U) | ||
4193 | #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos) /*!< 0x00000008 */ | ||
4194 | #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk /*!< GPIO port D reset */ | ||
4195 | #define RCC_IOPRSTR_IOPERST_Pos (4U) | ||
4196 | #define RCC_IOPRSTR_IOPERST_Msk (0x1U << RCC_IOPRSTR_IOPERST_Pos) /*!< 0x00000010 */ | ||
4197 | #define RCC_IOPRSTR_IOPERST RCC_IOPRSTR_IOPERST_Msk /*!< GPIO port E reset */ | ||
4198 | #define RCC_IOPRSTR_IOPHRST_Pos (7U) | ||
4199 | #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos) /*!< 0x00000080 */ | ||
4200 | #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk /*!< GPIO port H reset */ | ||
4201 | |||
4202 | /* Reference defines */ | ||
4203 | #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */ | ||
4204 | #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */ | ||
4205 | #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */ | ||
4206 | #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST /*!< GPIO port D reset */ | ||
4207 | #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_IOPERST /*!< GPIO port E reset */ | ||
4208 | #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST /*!< GPIO port H reset */ | ||
4209 | |||
4210 | |||
4211 | /****************** Bit definition for RCC_AHBRST register ******************/ | ||
4212 | #define RCC_AHBRSTR_DMARST_Pos (0U) | ||
4213 | #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */ | ||
4214 | #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */ | ||
4215 | #define RCC_AHBRSTR_MIFRST_Pos (8U) | ||
4216 | #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */ | ||
4217 | #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */ | ||
4218 | #define RCC_AHBRSTR_CRCRST_Pos (12U) | ||
4219 | #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ | ||
4220 | #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */ | ||
4221 | #define RCC_AHBRSTR_TSCRST_Pos (16U) | ||
4222 | #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x00010000 */ | ||
4223 | #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TSC reset */ | ||
4224 | #define RCC_AHBRSTR_RNGRST_Pos (20U) | ||
4225 | #define RCC_AHBRSTR_RNGRST_Msk (0x1U << RCC_AHBRSTR_RNGRST_Pos) /*!< 0x00100000 */ | ||
4226 | #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk /*!< RNG reset */ | ||
4227 | #define RCC_AHBRSTR_CRYPRST_Pos (24U) | ||
4228 | #define RCC_AHBRSTR_CRYPRST_Msk (0x1U << RCC_AHBRSTR_CRYPRST_Pos) /*!< 0x01000000 */ | ||
4229 | #define RCC_AHBRSTR_CRYPRST RCC_AHBRSTR_CRYPRST_Msk /*!< Crypto reset */ | ||
4230 | |||
4231 | /* Reference defines */ | ||
4232 | #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */ | ||
4233 | |||
4234 | /***************** Bit definition for RCC_APB2RSTR register *****************/ | ||
4235 | #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) | ||
4236 | #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ | ||
4237 | #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */ | ||
4238 | #define RCC_APB2RSTR_TIM21RST_Pos (2U) | ||
4239 | #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */ | ||
4240 | #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */ | ||
4241 | #define RCC_APB2RSTR_TIM22RST_Pos (5U) | ||
4242 | #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos) /*!< 0x00000020 */ | ||
4243 | #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk /*!< TIM22 clock reset */ | ||
4244 | #define RCC_APB2RSTR_ADCRST_Pos (9U) | ||
4245 | #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */ | ||
4246 | #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */ | ||
4247 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) | ||
4248 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ | ||
4249 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */ | ||
4250 | #define RCC_APB2RSTR_USART1RST_Pos (14U) | ||
4251 | #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ | ||
4252 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */ | ||
4253 | #define RCC_APB2RSTR_DBGRST_Pos (22U) | ||
4254 | #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */ | ||
4255 | #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */ | ||
4256 | |||
4257 | /* Reference defines */ | ||
4258 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */ | ||
4259 | #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */ | ||
4260 | |||
4261 | /***************** Bit definition for RCC_APB1RSTR register *****************/ | ||
4262 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) | ||
4263 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ | ||
4264 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */ | ||
4265 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) | ||
4266 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ | ||
4267 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 clock reset */ | ||
4268 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) | ||
4269 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ | ||
4270 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */ | ||
4271 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) | ||
4272 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ | ||
4273 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 clock reset */ | ||
4274 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) | ||
4275 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ | ||
4276 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */ | ||
4277 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) | ||
4278 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ | ||
4279 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */ | ||
4280 | #define RCC_APB1RSTR_USART2RST_Pos (17U) | ||
4281 | #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ | ||
4282 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */ | ||
4283 | #define RCC_APB1RSTR_LPUART1RST_Pos (18U) | ||
4284 | #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */ | ||
4285 | #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */ | ||
4286 | #define RCC_APB1RSTR_USART4RST_Pos (19U) | ||
4287 | #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */ | ||
4288 | #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART4 clock reset */ | ||
4289 | #define RCC_APB1RSTR_USART5RST_Pos (20U) | ||
4290 | #define RCC_APB1RSTR_USART5RST_Msk (0x1U << RCC_APB1RSTR_USART5RST_Pos) /*!< 0x00100000 */ | ||
4291 | #define RCC_APB1RSTR_USART5RST RCC_APB1RSTR_USART5RST_Msk /*!< USART5 clock reset */ | ||
4292 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) | ||
4293 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ | ||
4294 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */ | ||
4295 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) | ||
4296 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ | ||
4297 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */ | ||
4298 | #define RCC_APB1RSTR_USBRST_Pos (23U) | ||
4299 | #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ | ||
4300 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB clock reset */ | ||
4301 | #define RCC_APB1RSTR_CRSRST_Pos (27U) | ||
4302 | #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */ | ||
4303 | #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS clock reset */ | ||
4304 | #define RCC_APB1RSTR_PWRRST_Pos (28U) | ||
4305 | #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ | ||
4306 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */ | ||
4307 | #define RCC_APB1RSTR_DACRST_Pos (29U) | ||
4308 | #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ | ||
4309 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC clock reset */ | ||
4310 | #define RCC_APB1RSTR_I2C3RST_Pos (30U) | ||
4311 | #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x40000000 */ | ||
4312 | #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk /*!< I2C 3 clock reset */ | ||
4313 | #define RCC_APB1RSTR_LPTIM1RST_Pos (31U) | ||
4314 | #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */ | ||
4315 | #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */ | ||
4316 | |||
4317 | /***************** Bit definition for RCC_IOPENR register ******************/ | ||
4318 | #define RCC_IOPENR_IOPAEN_Pos (0U) | ||
4319 | #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */ | ||
4320 | #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */ | ||
4321 | #define RCC_IOPENR_IOPBEN_Pos (1U) | ||
4322 | #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */ | ||
4323 | #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */ | ||
4324 | #define RCC_IOPENR_IOPCEN_Pos (2U) | ||
4325 | #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */ | ||
4326 | #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */ | ||
4327 | #define RCC_IOPENR_IOPDEN_Pos (3U) | ||
4328 | #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos) /*!< 0x00000008 */ | ||
4329 | #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk /*!< GPIO port D clock enable */ | ||
4330 | #define RCC_IOPENR_IOPEEN_Pos (4U) | ||
4331 | #define RCC_IOPENR_IOPEEN_Msk (0x1U << RCC_IOPENR_IOPEEN_Pos) /*!< 0x00000010 */ | ||
4332 | #define RCC_IOPENR_IOPEEN RCC_IOPENR_IOPEEN_Msk /*!< GPIO port E clock enable */ | ||
4333 | #define RCC_IOPENR_IOPHEN_Pos (7U) | ||
4334 | #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos) /*!< 0x00000080 */ | ||
4335 | #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk /*!< GPIO port H clock enable */ | ||
4336 | |||
4337 | /* Reference defines */ | ||
4338 | #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */ | ||
4339 | #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */ | ||
4340 | #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */ | ||
4341 | #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN /*!< GPIO port D clock enable */ | ||
4342 | #define RCC_IOPENR_GPIOEEN RCC_IOPENR_IOPEEN /*!< GPIO port E clock enable */ | ||
4343 | #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN /*!< GPIO port H clock enable */ | ||
4344 | |||
4345 | /***************** Bit definition for RCC_AHBENR register ******************/ | ||
4346 | #define RCC_AHBENR_DMAEN_Pos (0U) | ||
4347 | #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */ | ||
4348 | #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */ | ||
4349 | #define RCC_AHBENR_MIFEN_Pos (8U) | ||
4350 | #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */ | ||
4351 | #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */ | ||
4352 | #define RCC_AHBENR_CRCEN_Pos (12U) | ||
4353 | #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ | ||
4354 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ | ||
4355 | #define RCC_AHBENR_TSCEN_Pos (16U) | ||
4356 | #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x00010000 */ | ||
4357 | #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TSC clock enable */ | ||
4358 | #define RCC_AHBENR_RNGEN_Pos (20U) | ||
4359 | #define RCC_AHBENR_RNGEN_Msk (0x1U << RCC_AHBENR_RNGEN_Pos) /*!< 0x00100000 */ | ||
4360 | #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk /*!< RNG clock enable */ | ||
4361 | #define RCC_AHBENR_CRYPEN_Pos (24U) | ||
4362 | #define RCC_AHBENR_CRYPEN_Msk (0x1U << RCC_AHBENR_CRYPEN_Pos) /*!< 0x01000000 */ | ||
4363 | #define RCC_AHBENR_CRYPEN RCC_AHBENR_CRYPEN_Msk /*!< Crypto clock enable*/ | ||
4364 | |||
4365 | /* Reference defines */ | ||
4366 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */ | ||
4367 | |||
4368 | /***************** Bit definition for RCC_APB2ENR register ******************/ | ||
4369 | #define RCC_APB2ENR_SYSCFGEN_Pos (0U) | ||
4370 | #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ | ||
4371 | #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */ | ||
4372 | #define RCC_APB2ENR_TIM21EN_Pos (2U) | ||
4373 | #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */ | ||
4374 | #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */ | ||
4375 | #define RCC_APB2ENR_TIM22EN_Pos (5U) | ||
4376 | #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos) /*!< 0x00000020 */ | ||
4377 | #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk /*!< TIM22 clock enable */ | ||
4378 | #define RCC_APB2ENR_FWEN_Pos (7U) | ||
4379 | #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */ | ||
4380 | #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */ | ||
4381 | #define RCC_APB2ENR_ADCEN_Pos (9U) | ||
4382 | #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ | ||
4383 | #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */ | ||
4384 | #define RCC_APB2ENR_SPI1EN_Pos (12U) | ||
4385 | #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ | ||
4386 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ | ||
4387 | #define RCC_APB2ENR_USART1EN_Pos (14U) | ||
4388 | #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ | ||
4389 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ | ||
4390 | #define RCC_APB2ENR_DBGEN_Pos (22U) | ||
4391 | #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */ | ||
4392 | #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */ | ||
4393 | |||
4394 | /* Reference defines */ | ||
4395 | |||
4396 | #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */ | ||
4397 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */ | ||
4398 | #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */ | ||
4399 | |||
4400 | /***************** Bit definition for RCC_APB1ENR register ******************/ | ||
4401 | #define RCC_APB1ENR_TIM2EN_Pos (0U) | ||
4402 | #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ | ||
4403 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */ | ||
4404 | #define RCC_APB1ENR_TIM3EN_Pos (1U) | ||
4405 | #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ | ||
4406 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ | ||
4407 | #define RCC_APB1ENR_TIM6EN_Pos (4U) | ||
4408 | #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ | ||
4409 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ | ||
4410 | #define RCC_APB1ENR_TIM7EN_Pos (5U) | ||
4411 | #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ | ||
4412 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ | ||
4413 | #define RCC_APB1ENR_WWDGEN_Pos (11U) | ||
4414 | #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ | ||
4415 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ | ||
4416 | #define RCC_APB1ENR_SPI2EN_Pos (14U) | ||
4417 | #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ | ||
4418 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */ | ||
4419 | #define RCC_APB1ENR_USART2EN_Pos (17U) | ||
4420 | #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ | ||
4421 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */ | ||
4422 | #define RCC_APB1ENR_LPUART1EN_Pos (18U) | ||
4423 | #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */ | ||
4424 | #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */ | ||
4425 | #define RCC_APB1ENR_USART4EN_Pos (19U) | ||
4426 | #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */ | ||
4427 | #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */ | ||
4428 | #define RCC_APB1ENR_USART5EN_Pos (20U) | ||
4429 | #define RCC_APB1ENR_USART5EN_Msk (0x1U << RCC_APB1ENR_USART5EN_Pos) /*!< 0x00100000 */ | ||
4430 | #define RCC_APB1ENR_USART5EN RCC_APB1ENR_USART5EN_Msk /*!< USART5 clock enable */ | ||
4431 | #define RCC_APB1ENR_I2C1EN_Pos (21U) | ||
4432 | #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ | ||
4433 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */ | ||
4434 | #define RCC_APB1ENR_I2C2EN_Pos (22U) | ||
4435 | #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ | ||
4436 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */ | ||
4437 | #define RCC_APB1ENR_USBEN_Pos (23U) | ||
4438 | #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ | ||
4439 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ | ||
4440 | #define RCC_APB1ENR_CRSEN_Pos (27U) | ||
4441 | #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */ | ||
4442 | #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */ | ||
4443 | #define RCC_APB1ENR_PWREN_Pos (28U) | ||
4444 | #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ | ||
4445 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */ | ||
4446 | #define RCC_APB1ENR_DACEN_Pos (29U) | ||
4447 | #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ | ||
4448 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */ | ||
4449 | #define RCC_APB1ENR_I2C3EN_Pos (30U) | ||
4450 | #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x40000000 */ | ||
4451 | #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk /*!< I2C3 clock enable */ | ||
4452 | #define RCC_APB1ENR_LPTIM1EN_Pos (31U) | ||
4453 | #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */ | ||
4454 | #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */ | ||
4455 | |||
4456 | /****************** Bit definition for RCC_IOPSMENR register ****************/ | ||
4457 | #define RCC_IOPSMENR_IOPASMEN_Pos (0U) | ||
4458 | #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */ | ||
4459 | #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */ | ||
4460 | #define RCC_IOPSMENR_IOPBSMEN_Pos (1U) | ||
4461 | #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */ | ||
4462 | #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */ | ||
4463 | #define RCC_IOPSMENR_IOPCSMEN_Pos (2U) | ||
4464 | #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */ | ||
4465 | #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */ | ||
4466 | #define RCC_IOPSMENR_IOPDSMEN_Pos (3U) | ||
4467 | #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos) /*!< 0x00000008 */ | ||
4468 | #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk /*!< GPIO port D clock enabled in sleep mode */ | ||
4469 | #define RCC_IOPSMENR_IOPESMEN_Pos (4U) | ||
4470 | #define RCC_IOPSMENR_IOPESMEN_Msk (0x1U << RCC_IOPSMENR_IOPESMEN_Pos) /*!< 0x00000010 */ | ||
4471 | #define RCC_IOPSMENR_IOPESMEN RCC_IOPSMENR_IOPESMEN_Msk /*!< GPIO port E clock enabled in sleep mode */ | ||
4472 | #define RCC_IOPSMENR_IOPHSMEN_Pos (7U) | ||
4473 | #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos) /*!< 0x00000080 */ | ||
4474 | #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk /*!< GPIO port H clock enabled in sleep mode */ | ||
4475 | |||
4476 | /* Reference defines */ | ||
4477 | #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */ | ||
4478 | #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */ | ||
4479 | #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */ | ||
4480 | #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN /*!< GPIO port D clock enabled in sleep mode */ | ||
4481 | #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_IOPESMEN /*!< GPIO port E clock enabled in sleep mode */ | ||
4482 | #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN /*!< GPIO port H clock enabled in sleep mode */ | ||
4483 | |||
4484 | /***************** Bit definition for RCC_AHBSMENR register ******************/ | ||
4485 | #define RCC_AHBSMENR_DMASMEN_Pos (0U) | ||
4486 | #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */ | ||
4487 | #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */ | ||
4488 | #define RCC_AHBSMENR_MIFSMEN_Pos (8U) | ||
4489 | #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */ | ||
4490 | #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */ | ||
4491 | #define RCC_AHBSMENR_SRAMSMEN_Pos (9U) | ||
4492 | #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */ | ||
4493 | #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */ | ||
4494 | #define RCC_AHBSMENR_CRCSMEN_Pos (12U) | ||
4495 | #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */ | ||
4496 | #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */ | ||
4497 | #define RCC_AHBSMENR_TSCSMEN_Pos (16U) | ||
4498 | #define RCC_AHBSMENR_TSCSMEN_Msk (0x1U << RCC_AHBSMENR_TSCSMEN_Pos) /*!< 0x00010000 */ | ||
4499 | #define RCC_AHBSMENR_TSCSMEN RCC_AHBSMENR_TSCSMEN_Msk /*!< TSC clock enabled in sleep mode */ | ||
4500 | #define RCC_AHBSMENR_RNGSMEN_Pos (20U) | ||
4501 | #define RCC_AHBSMENR_RNGSMEN_Msk (0x1U << RCC_AHBSMENR_RNGSMEN_Pos) /*!< 0x00100000 */ | ||
4502 | #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk /*!< RNG clock enabled in sleep mode */ | ||
4503 | #define RCC_AHBSMENR_CRYPSMEN_Pos (24U) | ||
4504 | #define RCC_AHBSMENR_CRYPSMEN_Msk (0x1U << RCC_AHBSMENR_CRYPSMEN_Pos) /*!< 0x01000000 */ | ||
4505 | #define RCC_AHBSMENR_CRYPSMEN RCC_AHBSMENR_CRYPSMEN_Msk /*!< Crypto clock enabled in sleep mode */ | ||
4506 | |||
4507 | /* Reference defines */ | ||
4508 | #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */ | ||
4509 | |||
4510 | /***************** Bit definition for RCC_APB2SMENR register ******************/ | ||
4511 | #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U) | ||
4512 | #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */ | ||
4513 | #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */ | ||
4514 | #define RCC_APB2SMENR_TIM21SMEN_Pos (2U) | ||
4515 | #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */ | ||
4516 | #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */ | ||
4517 | #define RCC_APB2SMENR_TIM22SMEN_Pos (5U) | ||
4518 | #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */ | ||
4519 | #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk /*!< TIM22 clock enabled in sleep mode */ | ||
4520 | #define RCC_APB2SMENR_ADCSMEN_Pos (9U) | ||
4521 | #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */ | ||
4522 | #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */ | ||
4523 | #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) | ||
4524 | #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ | ||
4525 | #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */ | ||
4526 | #define RCC_APB2SMENR_USART1SMEN_Pos (14U) | ||
4527 | #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ | ||
4528 | #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 clock enabled in sleep mode */ | ||
4529 | #define RCC_APB2SMENR_DBGSMEN_Pos (22U) | ||
4530 | #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */ | ||
4531 | #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */ | ||
4532 | |||
4533 | /* Reference defines */ | ||
4534 | #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */ | ||
4535 | #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */ | ||
4536 | |||
4537 | /***************** Bit definition for RCC_APB1SMENR register ******************/ | ||
4538 | #define RCC_APB1SMENR_TIM2SMEN_Pos (0U) | ||
4539 | #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */ | ||
4540 | #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */ | ||
4541 | #define RCC_APB1SMENR_TIM3SMEN_Pos (1U) | ||
4542 | #define RCC_APB1SMENR_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR_TIM3SMEN_Pos) /*!< 0x00000002 */ | ||
4543 | #define RCC_APB1SMENR_TIM3SMEN RCC_APB1SMENR_TIM3SMEN_Msk /*!< Timer 3 clock enabled in sleep mode */ | ||
4544 | #define RCC_APB1SMENR_TIM6SMEN_Pos (4U) | ||
4545 | #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos) /*!< 0x00000010 */ | ||
4546 | #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk /*!< Timer 6 clock enabled in sleep mode */ | ||
4547 | #define RCC_APB1SMENR_TIM7SMEN_Pos (5U) | ||
4548 | #define RCC_APB1SMENR_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR_TIM7SMEN_Pos) /*!< 0x00000020 */ | ||
4549 | #define RCC_APB1SMENR_TIM7SMEN RCC_APB1SMENR_TIM7SMEN_Msk /*!< Timer 7 clock enabled in sleep mode */ | ||
4550 | #define RCC_APB1SMENR_WWDGSMEN_Pos (11U) | ||
4551 | #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */ | ||
4552 | #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */ | ||
4553 | #define RCC_APB1SMENR_SPI2SMEN_Pos (14U) | ||
4554 | #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos) /*!< 0x00004000 */ | ||
4555 | #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk /*!< SPI2 clock enabled in sleep mode */ | ||
4556 | #define RCC_APB1SMENR_USART2SMEN_Pos (17U) | ||
4557 | #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */ | ||
4558 | #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */ | ||
4559 | #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U) | ||
4560 | #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */ | ||
4561 | #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */ | ||
4562 | #define RCC_APB1SMENR_USART4SMEN_Pos (19U) | ||
4563 | #define RCC_APB1SMENR_USART4SMEN_Msk (0x1U << RCC_APB1SMENR_USART4SMEN_Pos) /*!< 0x00080000 */ | ||
4564 | #define RCC_APB1SMENR_USART4SMEN RCC_APB1SMENR_USART4SMEN_Msk /*!< USART4 clock enabled in sleep mode */ | ||
4565 | #define RCC_APB1SMENR_USART5SMEN_Pos (20U) | ||
4566 | #define RCC_APB1SMENR_USART5SMEN_Msk (0x1U << RCC_APB1SMENR_USART5SMEN_Pos) /*!< 0x00100000 */ | ||
4567 | #define RCC_APB1SMENR_USART5SMEN RCC_APB1SMENR_USART5SMEN_Msk /*!< USART5 clock enabled in sleep mode */ | ||
4568 | #define RCC_APB1SMENR_I2C1SMEN_Pos (21U) | ||
4569 | #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */ | ||
4570 | #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */ | ||
4571 | #define RCC_APB1SMENR_I2C2SMEN_Pos (22U) | ||
4572 | #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos) /*!< 0x00400000 */ | ||
4573 | #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk /*!< I2C2 clock enabled in sleep mode */ | ||
4574 | #define RCC_APB1SMENR_USBSMEN_Pos (23U) | ||
4575 | #define RCC_APB1SMENR_USBSMEN_Msk (0x1U << RCC_APB1SMENR_USBSMEN_Pos) /*!< 0x00800000 */ | ||
4576 | #define RCC_APB1SMENR_USBSMEN RCC_APB1SMENR_USBSMEN_Msk /*!< USB clock enabled in sleep mode */ | ||
4577 | #define RCC_APB1SMENR_CRSSMEN_Pos (27U) | ||
4578 | #define RCC_APB1SMENR_CRSSMEN_Msk (0x1U << RCC_APB1SMENR_CRSSMEN_Pos) /*!< 0x08000000 */ | ||
4579 | #define RCC_APB1SMENR_CRSSMEN RCC_APB1SMENR_CRSSMEN_Msk /*!< CRS clock enabled in sleep mode */ | ||
4580 | #define RCC_APB1SMENR_PWRSMEN_Pos (28U) | ||
4581 | #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */ | ||
4582 | #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */ | ||
4583 | #define RCC_APB1SMENR_DACSMEN_Pos (29U) | ||
4584 | #define RCC_APB1SMENR_DACSMEN_Msk (0x1U << RCC_APB1SMENR_DACSMEN_Pos) /*!< 0x20000000 */ | ||
4585 | #define RCC_APB1SMENR_DACSMEN RCC_APB1SMENR_DACSMEN_Msk /*!< DAC clock enabled in sleep mode */ | ||
4586 | #define RCC_APB1SMENR_I2C3SMEN_Pos (30U) | ||
4587 | #define RCC_APB1SMENR_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR_I2C3SMEN_Pos) /*!< 0x40000000 */ | ||
4588 | #define RCC_APB1SMENR_I2C3SMEN RCC_APB1SMENR_I2C3SMEN_Msk /*!< I2C3 clock enabled in sleep mode */ | ||
4589 | #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U) | ||
4590 | #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */ | ||
4591 | #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */ | ||
4592 | |||
4593 | /******************* Bit definition for RCC_CCIPR register *******************/ | ||
4594 | /*!< USART1 Clock source selection */ | ||
4595 | #define RCC_CCIPR_USART1SEL_Pos (0U) | ||
4596 | #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ | ||
4597 | #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk /*!< USART1SEL[1:0] bits */ | ||
4598 | #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ | ||
4599 | #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ | ||
4600 | |||
4601 | /*!< USART2 Clock source selection */ | ||
4602 | #define RCC_CCIPR_USART2SEL_Pos (2U) | ||
4603 | #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */ | ||
4604 | #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */ | ||
4605 | #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */ | ||
4606 | #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */ | ||
4607 | |||
4608 | /*!< LPUART1 Clock source selection */ | ||
4609 | #define RCC_CCIPR_LPUART1SEL_Pos (10U) | ||
4610 | #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */ | ||
4611 | #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */ | ||
4612 | #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */ | ||
4613 | #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */ | ||
4614 | |||
4615 | /*!< I2C1 Clock source selection */ | ||
4616 | #define RCC_CCIPR_I2C1SEL_Pos (12U) | ||
4617 | #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ | ||
4618 | #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */ | ||
4619 | #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ | ||
4620 | #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ | ||
4621 | |||
4622 | /*!< I2C3 Clock source selection */ | ||
4623 | #define RCC_CCIPR_I2C3SEL_Pos (16U) | ||
4624 | #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */ | ||
4625 | #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk /*!< I2C3SEL [1:0] bits */ | ||
4626 | #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */ | ||
4627 | #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */ | ||
4628 | |||
4629 | /*!< LPTIM1 Clock source selection */ | ||
4630 | #define RCC_CCIPR_LPTIM1SEL_Pos (18U) | ||
4631 | #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ | ||
4632 | #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */ | ||
4633 | #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ | ||
4634 | #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ | ||
4635 | |||
4636 | /*!< HSI48 Clock source selection */ | ||
4637 | #define RCC_CCIPR_HSI48SEL_Pos (26U) | ||
4638 | #define RCC_CCIPR_HSI48SEL_Msk (0x1U << RCC_CCIPR_HSI48SEL_Pos) /*!< 0x04000000 */ | ||
4639 | #define RCC_CCIPR_HSI48SEL RCC_CCIPR_HSI48SEL_Msk /*!< HSI48 RC clock source selection bit for USB and RNG*/ | ||
4640 | |||
4641 | /* Legacy defines */ | ||
4642 | #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL | ||
4643 | |||
4644 | /******************* Bit definition for RCC_CSR register *******************/ | ||
4645 | #define RCC_CSR_LSION_Pos (0U) | ||
4646 | #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ | ||
4647 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ | ||
4648 | #define RCC_CSR_LSIRDY_Pos (1U) | ||
4649 | #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ | ||
4650 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ | ||
4651 | |||
4652 | #define RCC_CSR_LSEON_Pos (8U) | ||
4653 | #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */ | ||
4654 | #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */ | ||
4655 | #define RCC_CSR_LSERDY_Pos (9U) | ||
4656 | #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */ | ||
4657 | #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ | ||
4658 | #define RCC_CSR_LSEBYP_Pos (10U) | ||
4659 | #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */ | ||
4660 | #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ | ||
4661 | |||
4662 | #define RCC_CSR_LSEDRV_Pos (11U) | ||
4663 | #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */ | ||
4664 | #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ | ||
4665 | #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */ | ||
4666 | #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */ | ||
4667 | |||
4668 | #define RCC_CSR_LSECSSON_Pos (13U) | ||
4669 | #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */ | ||
4670 | #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */ | ||
4671 | #define RCC_CSR_LSECSSD_Pos (14U) | ||
4672 | #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */ | ||
4673 | #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */ | ||
4674 | |||
4675 | /*!< RTC congiguration */ | ||
4676 | #define RCC_CSR_RTCSEL_Pos (16U) | ||
4677 | #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */ | ||
4678 | #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ | ||
4679 | #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */ | ||
4680 | #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */ | ||
4681 | |||
4682 | #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ | ||
4683 | #define RCC_CSR_RTCSEL_LSE_Pos (16U) | ||
4684 | #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */ | ||
4685 | #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */ | ||
4686 | #define RCC_CSR_RTCSEL_LSI_Pos (17U) | ||
4687 | #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */ | ||
4688 | #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */ | ||
4689 | #define RCC_CSR_RTCSEL_HSE_Pos (16U) | ||
4690 | #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */ | ||
4691 | #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */ | ||
4692 | |||
4693 | #define RCC_CSR_RTCEN_Pos (18U) | ||
4694 | #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */ | ||
4695 | #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */ | ||
4696 | #define RCC_CSR_RTCRST_Pos (19U) | ||
4697 | #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */ | ||
4698 | #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */ | ||
4699 | |||
4700 | #define RCC_CSR_RMVF_Pos (23U) | ||
4701 | #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ | ||
4702 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ | ||
4703 | #define RCC_CSR_FWRSTF_Pos (24U) | ||
4704 | #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */ | ||
4705 | #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk /*!< Mifare Firewall reset flag */ | ||
4706 | #define RCC_CSR_OBLRSTF_Pos (25U) | ||
4707 | #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ | ||
4708 | #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */ | ||
4709 | #define RCC_CSR_PINRSTF_Pos (26U) | ||
4710 | #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ | ||
4711 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ | ||
4712 | #define RCC_CSR_PORRSTF_Pos (27U) | ||
4713 | #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ | ||
4714 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ | ||
4715 | #define RCC_CSR_SFTRSTF_Pos (28U) | ||
4716 | #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ | ||
4717 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ | ||
4718 | #define RCC_CSR_IWDGRSTF_Pos (29U) | ||
4719 | #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ | ||
4720 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ | ||
4721 | #define RCC_CSR_WWDGRSTF_Pos (30U) | ||
4722 | #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ | ||
4723 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ | ||
4724 | #define RCC_CSR_LPWRRSTF_Pos (31U) | ||
4725 | #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ | ||
4726 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ | ||
4727 | |||
4728 | /* Reference defines */ | ||
4729 | #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */ | ||
4730 | |||
4731 | |||
4732 | /******************************************************************************/ | ||
4733 | /* */ | ||
4734 | /* RNG */ | ||
4735 | /* */ | ||
4736 | /******************************************************************************/ | ||
4737 | /******************** Bits definition for RNG_CR register *******************/ | ||
4738 | #define RNG_CR_RNGEN_Pos (2U) | ||
4739 | #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ | ||
4740 | #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk | ||
4741 | #define RNG_CR_IE_Pos (3U) | ||
4742 | #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */ | ||
4743 | #define RNG_CR_IE RNG_CR_IE_Msk | ||
4744 | |||
4745 | /******************** Bits definition for RNG_SR register *******************/ | ||
4746 | #define RNG_SR_DRDY_Pos (0U) | ||
4747 | #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ | ||
4748 | #define RNG_SR_DRDY RNG_SR_DRDY_Msk | ||
4749 | #define RNG_SR_CECS_Pos (1U) | ||
4750 | #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */ | ||
4751 | #define RNG_SR_CECS RNG_SR_CECS_Msk | ||
4752 | #define RNG_SR_SECS_Pos (2U) | ||
4753 | #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */ | ||
4754 | #define RNG_SR_SECS RNG_SR_SECS_Msk | ||
4755 | #define RNG_SR_CEIS_Pos (5U) | ||
4756 | #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ | ||
4757 | #define RNG_SR_CEIS RNG_SR_CEIS_Msk | ||
4758 | #define RNG_SR_SEIS_Pos (6U) | ||
4759 | #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ | ||
4760 | #define RNG_SR_SEIS RNG_SR_SEIS_Msk | ||
4761 | |||
4762 | /******************************************************************************/ | ||
4763 | /* */ | ||
4764 | /* Real-Time Clock (RTC) */ | ||
4765 | /* */ | ||
4766 | /******************************************************************************/ | ||
4767 | /* | ||
4768 | * @brief Specific device feature definitions | ||
4769 | */ | ||
4770 | #define RTC_TAMPER1_SUPPORT | ||
4771 | #define RTC_TAMPER2_SUPPORT | ||
4772 | #define RTC_TAMPER3_SUPPORT | ||
4773 | #define RTC_WAKEUP_SUPPORT | ||
4774 | #define RTC_BACKUP_SUPPORT | ||
4775 | |||
4776 | /******************** Bits definition for RTC_TR register *******************/ | ||
4777 | #define RTC_TR_PM_Pos (22U) | ||
4778 | #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */ | ||
4779 | #define RTC_TR_PM RTC_TR_PM_Msk /*!< */ | ||
4780 | #define RTC_TR_HT_Pos (20U) | ||
4781 | #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */ | ||
4782 | #define RTC_TR_HT RTC_TR_HT_Msk /*!< */ | ||
4783 | #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */ | ||
4784 | #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */ | ||
4785 | #define RTC_TR_HU_Pos (16U) | ||
4786 | #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */ | ||
4787 | #define RTC_TR_HU RTC_TR_HU_Msk /*!< */ | ||
4788 | #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */ | ||
4789 | #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */ | ||
4790 | #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */ | ||
4791 | #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */ | ||
4792 | #define RTC_TR_MNT_Pos (12U) | ||
4793 | #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */ | ||
4794 | #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */ | ||
4795 | #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */ | ||
4796 | #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */ | ||
4797 | #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */ | ||
4798 | #define RTC_TR_MNU_Pos (8U) | ||
4799 | #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ | ||
4800 | #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */ | ||
4801 | #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */ | ||
4802 | #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */ | ||
4803 | #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */ | ||
4804 | #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */ | ||
4805 | #define RTC_TR_ST_Pos (4U) | ||
4806 | #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */ | ||
4807 | #define RTC_TR_ST RTC_TR_ST_Msk /*!< */ | ||
4808 | #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */ | ||
4809 | #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */ | ||
4810 | #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */ | ||
4811 | #define RTC_TR_SU_Pos (0U) | ||
4812 | #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */ | ||
4813 | #define RTC_TR_SU RTC_TR_SU_Msk /*!< */ | ||
4814 | #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */ | ||
4815 | #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */ | ||
4816 | #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */ | ||
4817 | #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */ | ||
4818 | |||
4819 | /******************** Bits definition for RTC_DR register *******************/ | ||
4820 | #define RTC_DR_YT_Pos (20U) | ||
4821 | #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */ | ||
4822 | #define RTC_DR_YT RTC_DR_YT_Msk /*!< */ | ||
4823 | #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */ | ||
4824 | #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */ | ||
4825 | #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */ | ||
4826 | #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */ | ||
4827 | #define RTC_DR_YU_Pos (16U) | ||
4828 | #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */ | ||
4829 | #define RTC_DR_YU RTC_DR_YU_Msk /*!< */ | ||
4830 | #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */ | ||
4831 | #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */ | ||
4832 | #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */ | ||
4833 | #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */ | ||
4834 | #define RTC_DR_WDU_Pos (13U) | ||
4835 | #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ | ||
4836 | #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */ | ||
4837 | #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */ | ||
4838 | #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */ | ||
4839 | #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */ | ||
4840 | #define RTC_DR_MT_Pos (12U) | ||
4841 | #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */ | ||
4842 | #define RTC_DR_MT RTC_DR_MT_Msk /*!< */ | ||
4843 | #define RTC_DR_MU_Pos (8U) | ||
4844 | #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */ | ||
4845 | #define RTC_DR_MU RTC_DR_MU_Msk /*!< */ | ||
4846 | #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */ | ||
4847 | #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */ | ||
4848 | #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */ | ||
4849 | #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */ | ||
4850 | #define RTC_DR_DT_Pos (4U) | ||
4851 | #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */ | ||
4852 | #define RTC_DR_DT RTC_DR_DT_Msk /*!< */ | ||
4853 | #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */ | ||
4854 | #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */ | ||
4855 | #define RTC_DR_DU_Pos (0U) | ||
4856 | #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */ | ||
4857 | #define RTC_DR_DU RTC_DR_DU_Msk /*!< */ | ||
4858 | #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */ | ||
4859 | #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */ | ||
4860 | #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */ | ||
4861 | #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */ | ||
4862 | |||
4863 | /******************** Bits definition for RTC_CR register *******************/ | ||
4864 | #define RTC_CR_COE_Pos (23U) | ||
4865 | #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */ | ||
4866 | #define RTC_CR_COE RTC_CR_COE_Msk /*!< */ | ||
4867 | #define RTC_CR_OSEL_Pos (21U) | ||
4868 | #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ | ||
4869 | #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */ | ||
4870 | #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ | ||
4871 | #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ | ||
4872 | #define RTC_CR_POL_Pos (20U) | ||
4873 | #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */ | ||
4874 | #define RTC_CR_POL RTC_CR_POL_Msk /*!< */ | ||
4875 | #define RTC_CR_COSEL_Pos (19U) | ||
4876 | #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ | ||
4877 | #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */ | ||
4878 | #define RTC_CR_BCK_Pos (18U) | ||
4879 | #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */ | ||
4880 | #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */ | ||
4881 | #define RTC_CR_SUB1H_Pos (17U) | ||
4882 | #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ | ||
4883 | #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */ | ||
4884 | #define RTC_CR_ADD1H_Pos (16U) | ||
4885 | #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ | ||
4886 | #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */ | ||
4887 | #define RTC_CR_TSIE_Pos (15U) | ||
4888 | #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ | ||
4889 | #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */ | ||
4890 | #define RTC_CR_WUTIE_Pos (14U) | ||
4891 | #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ | ||
4892 | #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */ | ||
4893 | #define RTC_CR_ALRBIE_Pos (13U) | ||
4894 | #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ | ||
4895 | #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */ | ||
4896 | #define RTC_CR_ALRAIE_Pos (12U) | ||
4897 | #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ | ||
4898 | #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */ | ||
4899 | #define RTC_CR_TSE_Pos (11U) | ||
4900 | #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */ | ||
4901 | #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */ | ||
4902 | #define RTC_CR_WUTE_Pos (10U) | ||
4903 | #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ | ||
4904 | #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */ | ||
4905 | #define RTC_CR_ALRBE_Pos (9U) | ||
4906 | #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ | ||
4907 | #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */ | ||
4908 | #define RTC_CR_ALRAE_Pos (8U) | ||
4909 | #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ | ||
4910 | #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */ | ||
4911 | #define RTC_CR_FMT_Pos (6U) | ||
4912 | #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */ | ||
4913 | #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */ | ||
4914 | #define RTC_CR_BYPSHAD_Pos (5U) | ||
4915 | #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ | ||
4916 | #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */ | ||
4917 | #define RTC_CR_REFCKON_Pos (4U) | ||
4918 | #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ | ||
4919 | #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */ | ||
4920 | #define RTC_CR_TSEDGE_Pos (3U) |