aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h')
-rw-r--r--lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h232
1 files changed, 232 insertions, 0 deletions
diff --git a/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h
new file mode 100644
index 000000000..dc392f05b
--- /dev/null
+++ b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54113/template/RTE_Device.h
@@ -0,0 +1,232 @@
1/*
2 * Copyright (c) 2016, Freescale Semiconductor, Inc.
3 * Copyright 2016-2020 NXP
4 * All rights reserved.
5 *
6 *
7 * SPDX-License-Identifier: BSD-3-Clause
8 */
9
10#ifndef _RTE_DEVICE_H
11#define _RTE_DEVICE_H
12
13#include "pin_mux.h"
14
15/* UART Select, UART0-UART7. */
16/* User needs to provide the implementation of USARTX_GetFreq/USARTX_InitPins/USARTX_DeinitPins for the enabled USART
17 * instance. */
18#define RTE_USART0 0
19#define RTE_USART0_DMA_EN 0
20#define RTE_USART1 0
21#define RTE_USART1_DMA_EN 0
22#define RTE_USART2 0
23#define RTE_USART2_DMA_EN 0
24#define RTE_USART3 0
25#define RTE_USART3_DMA_EN 0
26#define RTE_USART4 0
27#define RTE_USART4_DMA_EN 0
28#define RTE_USART5 0
29#define RTE_USART5_DMA_EN 0
30#define RTE_USART6 0
31#define RTE_USART6_DMA_EN 0
32#define RTE_USART7 0
33#define RTE_USART7_DMA_EN 0
34
35/* USART configuration. */
36#define USART_RX_BUFFER_LEN 64
37#define USART0_RX_BUFFER_ENABLE 0
38#define USART1_RX_BUFFER_ENABLE 0
39#define USART2_RX_BUFFER_ENABLE 0
40#define USART3_RX_BUFFER_ENABLE 0
41#define USART4_RX_BUFFER_ENABLE 0
42#define USART5_RX_BUFFER_ENABLE 0
43#define USART6_RX_BUFFER_ENABLE 0
44#define USART7_RX_BUFFER_ENABLE 0
45
46#define RTE_USART0_PIN_INIT USART0_InitPins
47#define RTE_USART0_PIN_DEINIT USART0_DeinitPins
48#define RTE_USART0_DMA_TX_CH 1
49#define RTE_USART0_DMA_TX_DMA_BASE DMA0
50#define RTE_USART0_DMA_RX_CH 0
51#define RTE_USART0_DMA_RX_DMA_BASE DMA0
52
53#define RTE_USART1_PIN_INIT USART1_InitPins
54#define RTE_USART1_PIN_DEINIT USART1_DeinitPins
55#define RTE_USART1_DMA_TX_CH 3
56#define RTE_USART1_DMA_TX_DMA_BASE DMA0
57#define RTE_USART1_DMA_RX_CH 2
58#define RTE_USART1_DMA_RX_DMA_BASE DMA0
59
60#define RTE_USART2_PIN_INIT USART2_InitPins
61#define RTE_USART2_PIN_DEINIT USART2_DeinitPins
62#define RTE_USART2_DMA_TX_CH 5
63#define RTE_USART2_DMA_TX_DMA_BASE DMA0
64#define RTE_USART2_DMA_RX_CH 4
65#define RTE_USART2_DMA_RX_DMA_BASE DMA0
66
67#define RTE_USART3_PIN_INIT USART3_InitPins
68#define RTE_USART3_PIN_DEINIT USART3_DeinitPins
69#define RTE_USART3_DMA_TX_CH 7
70#define RTE_USART3_DMA_TX_DMA_BASE DMA0
71#define RTE_USART3_DMA_RX_CH 6
72#define RTE_USART3_DMA_RX_DMA_BASE DMA0
73
74#define RTE_USART4_PIN_INIT USART4_InitPins
75#define RTE_USART4_PIN_DEINIT USART4_DeinitPins
76#define RTE_USART4_DMA_TX_CH 9
77#define RTE_USART4_DMA_TX_DMA_BASE DMA0
78#define RTE_USART4_DMA_RX_CH 8
79#define RTE_USART4_DMA_RX_DMA_BASE DMA0
80
81#define RTE_USART5_PIN_INIT USART5_InitPins
82#define RTE_USART5_PIN_DEINIT USART5_DeinitPins
83#define RTE_USART5_DMA_TX_CH 11
84#define RTE_USART5_DMA_TX_DMA_BASE DMA0
85#define RTE_USART5_DMA_RX_CH 10
86#define RTE_USART5_DMA_RX_DMA_BASE DMA0
87
88#define RTE_USART6_PIN_INIT USART6_InitPins
89#define RTE_USART6_PIN_DEINIT USART6_DeinitPins
90#define RTE_USART6_DMA_TX_CH 13
91#define RTE_USART6_DMA_TX_DMA_BASE DMA0
92#define RTE_USART6_DMA_RX_CH 12
93#define RTE_USART6_DMA_RX_DMA_BASE DMA0
94
95#define RTE_USART7_PIN_INIT USART7_InitPins
96#define RTE_USART7_PIN_DEINIT USART7_DeinitPins
97#define RTE_USART7_DMA_TX_CH 15
98#define RTE_USART7_DMA_TX_DMA_BASE DMA0
99#define RTE_USART7_DMA_RX_CH 14
100#define RTE_USART7_DMA_RX_DMA_BASE DMA0
101
102/* I2C Select, I2C0 -I2C7*/
103/* User needs to provide the implementation of I2CX_GetFreq/I2CX_InitPins/I2CX_DeinitPins for the enabled I2C instance.
104 */
105#define RTE_I2C0 0
106#define RTE_I2C0_DMA_EN 0
107#define RTE_I2C1 0
108#define RTE_I2C1_DMA_EN 0
109#define RTE_I2C2 0
110#define RTE_I2C2_DMA_EN 0
111#define RTE_I2C3 0
112#define RTE_I2C3_DMA_EN 0
113#define RTE_I2C4 0
114#define RTE_I2C4_DMA_EN 0
115#define RTE_I2C5 0
116#define RTE_I2C5_DMA_EN 0
117#define RTE_I2C6 0
118#define RTE_I2C6_DMA_EN 0
119#define RTE_I2C7 0
120#define RTE_I2C7_DMA_EN 0
121
122/*I2C configuration*/
123#define RTE_I2C0_Master_DMA_BASE DMA0
124#define RTE_I2C0_Master_DMA_CH 1
125
126#define RTE_I2C1_Master_DMA_BASE DMA0
127#define RTE_I2C1_Master_DMA_CH 3
128
129#define RTE_I2C2_Master_DMA_BASE DMA0
130#define RTE_I2C2_Master_DMA_CH 5
131
132#define RTE_I2C3_Master_DMA_BASE DMA0
133#define RTE_I2C3_Master_DMA_CH 7
134
135#define RTE_I2C4_Master_DMA_BASE DMA0
136#define RTE_I2C4_Master_DMA_CH 9
137
138#define RTE_I2C5_Master_DMA_BASE DMA0
139#define RTE_I2C5_Master_DMA_CH 11
140
141#define RTE_I2C6_Master_DMA_BASE DMA0
142#define RTE_I2C6_Master_DMA_CH 13
143
144#define RTE_I2C7_Master_DMA_BASE DMA0
145#define RTE_I2C7_Master_DMA_CH 15
146
147/* SPI select, SPI0 - SPI7.*/
148/* User needs to provide the implementation of SPIX_GetFreq/SPIX_InitPins/SPIX_DeinitPins for the enabled SPI instance.
149 */
150#define RTE_SPI0 0
151#define RTE_SPI0_DMA_EN 0
152#define RTE_SPI1 0
153#define RTE_SPI1_DMA_EN 0
154#define RTE_SPI2 0
155#define RTE_SPI2_DMA_EN 0
156#define RTE_SPI3 0
157#define RTE_SPI3_DMA_EN 0
158#define RTE_SPI4 0
159#define RTE_SPI4_DMA_EN 0
160#define RTE_SPI5 0
161#define RTE_SPI5_DMA_EN 0
162#define RTE_SPI6 0
163#define RTE_SPI6_DMA_EN 0
164#define RTE_SPI7 0
165#define RTE_SPI7_DMA_EN 0
166
167/* SPI configuration. */
168#define RTE_SPI0_SSEL_NUM kSPI_Ssel0
169#define RTE_SPI0_PIN_INIT SPI0_InitPins
170#define RTE_SPI0_PIN_DEINIT SPI0_DeinitPins
171#define RTE_SPI0_DMA_TX_CH 1
172#define RTE_SPI0_DMA_TX_DMA_BASE DMA0
173#define RTE_SPI0_DMA_RX_CH 0
174#define RTE_SPI0_DMA_RX_DMA_BASE DMA0
175
176#define RTE_SPI1_SSEL_NUM kSPI_Ssel0
177#define RTE_SPI1_PIN_INIT SPI1_InitPins
178#define RTE_SPI1_PIN_DEINIT SPI1_DeinitPins
179#define RTE_SPI1_DMA_TX_CH 3
180#define RTE_SPI1_DMA_TX_DMA_BASE DMA0
181#define RTE_SPI1_DMA_RX_CH 2
182#define RTE_SPI1_DMA_RX_DMA_BASE DMA0
183
184#define RTE_SPI2_SSEL_NUM kSPI_Ssel0
185#define RTE_SPI2_PIN_INIT SPI2_InitPins
186#define RTE_SPI2_PIN_DEINIT SPI2_DeinitPins
187#define RTE_SPI2_DMA_TX_CH 5
188#define RTE_SPI2_DMA_TX_DMA_BASE DMA0
189#define RTE_SPI2_DMA_RX_CH 4
190#define RTE_SPI2_DMA_RX_DMA_BASE DMA0
191
192#define RTE_SPI3_SSEL_NUM kSPI_Ssel0
193#define RTE_SPI3_PIN_INIT SPI3_InitPins
194#define RTE_SPI3_PIN_DEINIT SPI3_DeinitPins
195#define RTE_SPI3_DMA_TX_CH 7
196#define RTE_SPI3_DMA_TX_DMA_BASE DMA0
197#define RTE_SPI3_DMA_RX_CH 6
198#define RTE_SPI3_DMA_RX_DMA_BASE DMA0
199
200#define RTE_SPI4_SSEL_NUM kSPI_Ssel0
201#define RTE_SPI4_PIN_INIT SPI4_InitPins
202#define RTE_SPI4_PIN_DEINIT SPI4_DeinitPins
203#define RTE_SPI4_DMA_TX_CH 9
204#define RTE_SPI4_DMA_TX_DMA_BASE DMA0
205#define RTE_SPI4_DMA_RX_CH 8
206#define RTE_SPI4_DMA_RX_DMA_BASE DMA0
207
208#define RTE_SPI5_SSEL_NUM kSPI_Ssel0
209#define RTE_SPI5_PIN_INIT SPI5_InitPins
210#define RTE_SPI5_PIN_DEINIT SPI5_DeinitPins
211#define RTE_SPI5_DMA_TX_CH 11
212#define RTE_SPI5_DMA_TX_DMA_BASE DMA0
213#define RTE_SPI5_DMA_RX_CH 10
214#define RTE_SPI5_DMA_RX_DMA_BASE DMA0
215
216#define RTE_SPI6_SSEL_NUM kSPI_Ssel0
217#define RTE_SPI6_PIN_INIT SPI6_InitPins
218#define RTE_SPI6_PIN_DEINIT SPI6_DeinitPins
219#define RTE_SPI6_DMA_TX_CH 13
220#define RTE_SPI6_DMA_TX_DMA_BASE DMA0
221#define RTE_SPI6_DMA_RX_CH 12
222#define RTE_SPI6_DMA_RX_DMA_BASE DMA0
223
224#define RTE_SPI7_SSEL_NUM kSPI_Ssel0
225#define RTE_SPI7_PIN_INIT SPI7_InitPins
226#define RTE_SPI7_PIN_DEINIT SPI7_DeinitPins
227#define RTE_SPI7_DMA_TX_CH 15
228#define RTE_SPI7_DMA_TX_DMA_BASE DMA0
229#define RTE_SPI7_DMA_RX_CH 14
230#define RTE_SPI7_DMA_RX_DMA_BASE DMA0
231
232#endif /* _RTE_DEVICE_H */