aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h')
-rw-r--r--lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h185
1 files changed, 185 insertions, 0 deletions
diff --git a/lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h
new file mode 100644
index 000000000..f2d9845c4
--- /dev/null
+++ b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC802/LPC802_features.h
@@ -0,0 +1,185 @@
1/*
2** ###################################################################
3** Version: rev. 1.0, 2018-01-09
4** Build: b190816
5**
6** Abstract:
7** Chip specific module features.
8**
9** Copyright 2016 Freescale Semiconductor, Inc.
10** Copyright 2016-2019 NXP
11** All rights reserved.
12**
13** SPDX-License-Identifier: BSD-3-Clause
14**
15** http: www.nxp.com
16** mail: [email protected]
17**
18** Revisions:
19** - rev. 1.0 (2018-01-09)
20** Initial version.
21**
22** ###################################################################
23*/
24
25#ifndef _LPC802_FEATURES_H_
26#define _LPC802_FEATURES_H_
27
28/* SOC module features */
29
30/* @brief ADC availability on the SoC. */
31#define FSL_FEATURE_SOC_ADC_COUNT (1)
32/* @brief CRC availability on the SoC. */
33#define FSL_FEATURE_SOC_CRC_COUNT (1)
34/* @brief CTIMER availability on the SoC. */
35#define FSL_FEATURE_SOC_CTIMER_COUNT (1)
36/* @brief GPIO availability on the SoC. */
37#define FSL_FEATURE_SOC_GPIO_COUNT (1)
38/* @brief I2C availability on the SoC. */
39#define FSL_FEATURE_SOC_I2C_COUNT (1)
40/* @brief IOCON availability on the SoC. */
41#define FSL_FEATURE_SOC_IOCON_COUNT (1)
42/* @brief MRT availability on the SoC. */
43#define FSL_FEATURE_SOC_MRT_COUNT (1)
44/* @brief PINT availability on the SoC. */
45#define FSL_FEATURE_SOC_PINT_COUNT (1)
46/* @brief PMU availability on the SoC. */
47#define FSL_FEATURE_SOC_PMU_COUNT (1)
48/* @brief SPI availability on the SoC. */
49#define FSL_FEATURE_SOC_SPI_COUNT (1)
50/* @brief SWM availability on the SoC. */
51#define FSL_FEATURE_SOC_SWM_COUNT (1)
52/* @brief SYSCON availability on the SoC. */
53#define FSL_FEATURE_SOC_SYSCON_COUNT (1)
54/* @brief USART availability on the SoC. */
55#define FSL_FEATURE_SOC_USART_COUNT (2)
56/* @brief WWDT availability on the SoC. */
57#define FSL_FEATURE_SOC_WWDT_COUNT (1)
58
59/* ACOMP module features */
60
61/* @brief Has INTENA bitfile in CTRL reigster. */
62#define FSL_FEATURE_ACOMP_HAS_CTRL_INTENA (1)
63
64/* ADC module features */
65
66/* @brief Do not has input select (register INSEL). */
67#define FSL_FEATURE_ADC_HAS_NO_INSEL (1)
68/* @brief Has ASYNMODE bitfile in CTRL reigster. */
69#define FSL_FEATURE_ADC_HAS_CTRL_ASYNMODE (1)
70/* @brief Has ASYNMODE bitfile in CTRL reigster. */
71#define FSL_FEATURE_ADC_HAS_CTRL_RESOL (0)
72/* @brief Has ASYNMODE bitfile in CTRL reigster. */
73#define FSL_FEATURE_ADC_HAS_CTRL_BYPASSCAL (0)
74/* @brief Has ASYNMODE bitfile in CTRL reigster. */
75#define FSL_FEATURE_ADC_HAS_CTRL_TSAMP (0)
76/* @brief Has ASYNMODE bitfile in CTRL reigster. */
77#define FSL_FEATURE_ADC_HAS_CTRL_LPWRMODE (1)
78/* @brief Has ASYNMODE bitfile in CTRL reigster. */
79#define FSL_FEATURE_ADC_HAS_CTRL_CALMODE (0)
80/* @brief Has startup register. */
81#define FSL_FEATURE_ADC_HAS_STARTUP_REG (0)
82/* @brief Has ADTrim register */
83#define FSL_FEATURE_ADC_HAS_TRIM_REG (0)
84/* @brief Has Calibration register. */
85#define FSL_FEATURE_ADC_HAS_CALIB_REG (0)
86/* @brief Has no Calibration function. */
87#define FSL_FEATURE_ADC_HAS_NO_CALIB_FUNC (1)
88
89/* CLOCK module features */
90
91/* @brief GPIOINT clock source. */
92#define FSL_FEATURE_CLOCK_HAS_GPIOINT_CLOCK_SOURCE (1)
93
94/* CTIMER module features */
95
96/* @brief Writing a zero asserts the CTIMER reset. */
97#define FSL_FEATURE_CTIMER_WRITE_ZERO_ASSERT_RESET (1)
98
99/* IOCON module features */
100
101/* No feature definitions */
102
103/* MRT module features */
104
105/* @brief Writing a zero asserts the MRT reset. */
106#define FSL_FEATURE_MRT_WRITE_ZERO_ASSERT_RESET (1)
107/* @brief Has no MULTITASK bitfile in MODCFG reigster. */
108#define FSL_FEATURE_MRT_HAS_NO_MODCFG_MULTITASK (1)
109/* @brief Has no INUSE bitfile in STAT reigster. */
110#define FSL_FEATURE_MRT_HAS_NO_CHANNEL_STAT_INUSE (1)
111/* @brief number of channels. */
112#define FSL_FEATURE_MRT_NUMBER_OF_CHANNELS (2)
113
114/* NVIC module features */
115
116/* @brief Number of connected outputs. */
117#define FSL_FEATURE_NVIC_HAS_SHARED_INTERTTUPT_NUMBER (1)
118
119/* PINT module features */
120
121/* @brief Number of connected outputs */
122#define FSL_FEATURE_PINT_NUMBER_OF_CONNECTED_OUTPUTS (8)
123
124/* SPI module features */
125
126/* @brief Has slave select 0(CFG[SPOL0] and TXDATCTL[TXSSEL0_N]). */
127#define FSL_FEATURE_SPI_HAS_SSEL0 (1)
128/* @brief Has slave select 1(CFG[SPOL1] and TXDATCTL[TXSSEL1_N]). */
129#define FSL_FEATURE_SPI_HAS_SSEL1 (1)
130/* @brief Has slave select 2(CFG[SPOL2] and TXDATCTL[TXSSEL2_N]). */
131#define FSL_FEATURE_SPI_HAS_SSEL2 (0)
132/* @brief Has slave select 3(CFG[SPOL3] and TXDATCTL[TXSSEL3_N]). */
133#define FSL_FEATURE_SPI_HAS_SSEL3 (0)
134
135/* SWM module features */
136
137/* @brief Has SWM PINENABLE0 ACMP I3. */
138#define FSL_FEATURE_SWM_HAS_PINENABLE0_ACMP_I3 (1)
139/* @brief Has SWM PINENABLE0 ACMP I4. */
140#define FSL_FEATURE_SWM_HAS_PINENABLE0_ACMP_I4 (1)
141/* @brief Has SWM PINENABLE0 ACMP I5. */
142#define FSL_FEATURE_SWM_HAS_PINENABLE0_ACMP_I5 (0)
143
144/* SYSCON module features */
145
146/* @brief Pointer to ROM IAP entry functions */
147#define FSL_FEATURE_SYSCON_IAP_ENTRY_LOCATION (0x0F001FF1)
148/* @brief Flash page size in bytes */
149#define FSL_FEATURE_SYSCON_FLASH_PAGE_SIZE_BYTES (64)
150/* @brief Flash sector size in bytes */
151#define FSL_FEATURE_SYSCON_FLASH_SECTOR_SIZE_BYTES (1024)
152/* @brief Flash size in bytes */
153#define FSL_FEATURE_SYSCON_FLASH_SIZE_BYTES (16256)
154/* @brief IAP has Flash read & write function */
155#define FSL_FEATURE_IAP_HAS_FLASH_FUNCTION (1)
156/* @brief Starter register discontinuous. */
157#define FSL_FEATURE_SYSCON_STARTER_DISCONTINUOUS (1)
158/* @brief Has PINTSEL register. */
159#define FSL_FEATURE_SYSCON_HAS_PINT_SEL_REGISTER (1)
160/* @brief Has fixed reference clock for flash controller */
161#define FSL_FEATURE_SYSCON_HAS_FLASH_REFERENCE_CLOCK (1)
162
163/* USART module features */
164
165/* @brief Has OSR (register OSR). */
166#define FSL_FEATURE_USART_HAS_OSR_REGISTER (1)
167/* @brief Has TXIDLEEN bitfile in INTENSET reigster. */
168#define FSL_FEATURE_USART_HAS_INTENSET_TXIDLEEN (1)
169/* @brief Has ABERREN bitfile in INTENSET reigster. */
170#define FSL_FEATURE_USART_HAS_ABERR_CHECK (1)
171
172/* WKT module features */
173
174/* @brief Has SEL_EXTCLK bitfile in CTRL reigster. */
175#define FSL_FEATURE_WKT_HAS_CTRL_SEL_EXTCLK (1)
176
177/* WWDT module features */
178
179/* @brief Has no RESET register. */
180#define FSL_FEATURE_WWDT_HAS_NO_RESET (1)
181/* @brief Has LPOSC as clock source. */
182#define FSL_FEATURE_WWDT_HAS_LPOSC_CLOCK_SOURCE (1)
183
184#endif /* _LPC802_FEATURES_H_ */
185