diff options
Diffstat (limited to 'lib/chibios-contrib/ext/mcux-sdk/devices/MK63F12/MK63F12_features.h')
-rw-r--r-- | lib/chibios-contrib/ext/mcux-sdk/devices/MK63F12/MK63F12_features.h | 1573 |
1 files changed, 1573 insertions, 0 deletions
diff --git a/lib/chibios-contrib/ext/mcux-sdk/devices/MK63F12/MK63F12_features.h b/lib/chibios-contrib/ext/mcux-sdk/devices/MK63F12/MK63F12_features.h new file mode 100644 index 000000000..f36695ea9 --- /dev/null +++ b/lib/chibios-contrib/ext/mcux-sdk/devices/MK63F12/MK63F12_features.h | |||
@@ -0,0 +1,1573 @@ | |||
1 | /* | ||
2 | ** ################################################################### | ||
3 | ** Version: rev. 2.13, 2015-06-08 | ||
4 | ** Build: b200921 | ||
5 | ** | ||
6 | ** Abstract: | ||
7 | ** Chip specific module features. | ||
8 | ** | ||
9 | ** Copyright 2016 Freescale Semiconductor, Inc. | ||
10 | ** Copyright 2016-2020 NXP | ||
11 | ** All rights reserved. | ||
12 | ** | ||
13 | ** SPDX-License-Identifier: BSD-3-Clause | ||
14 | ** | ||
15 | ** http: www.nxp.com | ||
16 | ** mail: [email protected] | ||
17 | ** | ||
18 | ** Revisions: | ||
19 | ** - rev. 1.0 (2013-05-03) | ||
20 | ** Initial version. | ||
21 | ** - rev. 2.0 (2013-10-29) | ||
22 | ** Register accessor macros added to the memory map. | ||
23 | ** Symbols for Processor Expert memory map compatibility added to the memory map. | ||
24 | ** Startup file for gcc has been updated according to CMSIS 3.2. | ||
25 | ** System initialization updated. | ||
26 | ** MCG - registers updated. | ||
27 | ** PORTA, PORTB, PORTC, PORTE - registers for digital filter removed. | ||
28 | ** - rev. 2.1 (2013-10-30) | ||
29 | ** Definition of BITBAND macros updated to support peripherals with 32-bit acces disabled. | ||
30 | ** - rev. 2.2 (2013-12-09) | ||
31 | ** DMA - EARS register removed. | ||
32 | ** AIPS0, AIPS1 - MPRA register updated. | ||
33 | ** - rev. 2.3 (2014-01-24) | ||
34 | ** Update according to reference manual rev. 2 | ||
35 | ** ENET, MCG, MCM, SIM, USB - registers updated | ||
36 | ** - rev. 2.4 (2014-01-30) | ||
37 | ** Added single maximum value generation and a constrain to varying feature values that only numbers can have maximum. | ||
38 | ** - rev. 2.5 (2014-02-10) | ||
39 | ** The declaration of clock configurations has been moved to separate header file system_MK63F12.h | ||
40 | ** Update of SystemInit() and SystemCoreClockUpdate() functions. | ||
41 | ** Module access macro module_BASES replaced by module_BASE_PTRS. | ||
42 | ** - rev. 2.6 (2014-08-28) | ||
43 | ** Update of system files - default clock configuration changed. | ||
44 | ** Update of startup files - possibility to override DefaultISR added. | ||
45 | ** - rev. 2.7 (2014-10-14) | ||
46 | ** Interrupt INT_LPTimer renamed to INT_LPTMR0, interrupt INT_Watchdog renamed to INT_WDOG_EWM. | ||
47 | ** - rev. 2.8 (2015-01-21) | ||
48 | ** Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances | ||
49 | ** - rev. 2.9 (2015-02-19) | ||
50 | ** Renamed interrupt vector LLW to LLWU. | ||
51 | ** - rev. 2.10 (2015-05-19) | ||
52 | ** FSL_FEATURE_SOC_CAU_COUNT remamed to FSL_FEATURE_SOC_MMCAU_COUNT. | ||
53 | ** Added FSL_FEATURE_SOC_peripheral_COUNT for TRNG and HSADC. | ||
54 | ** Added features for PDB and PORT. | ||
55 | ** - rev. 2.11 (2015-05-25) | ||
56 | ** Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS | ||
57 | ** - rev. 2.12 (2015-05-27) | ||
58 | ** Several USB features added. | ||
59 | ** - rev. 2.13 (2015-06-08) | ||
60 | ** FTM features BUS_CLOCK and FAST_CLOCK removed. | ||
61 | ** | ||
62 | ** ################################################################### | ||
63 | */ | ||
64 | |||
65 | #ifndef _MK63F12_FEATURES_H_ | ||
66 | #define _MK63F12_FEATURES_H_ | ||
67 | |||
68 | /* SOC module features */ | ||
69 | |||
70 | /* @brief ADC16 availability on the SoC. */ | ||
71 | #define FSL_FEATURE_SOC_ADC16_COUNT (2) | ||
72 | /* @brief AIPS availability on the SoC. */ | ||
73 | #define FSL_FEATURE_SOC_AIPS_COUNT (2) | ||
74 | /* @brief AXBS availability on the SoC. */ | ||
75 | #define FSL_FEATURE_SOC_AXBS_COUNT (1) | ||
76 | /* @brief FLEXCAN availability on the SoC. */ | ||
77 | #define FSL_FEATURE_SOC_FLEXCAN_COUNT (1) | ||
78 | /* @brief MMCAU availability on the SoC. */ | ||
79 | #define FSL_FEATURE_SOC_MMCAU_COUNT (1) | ||
80 | /* @brief CMP availability on the SoC. */ | ||
81 | #define FSL_FEATURE_SOC_CMP_COUNT (3) | ||
82 | /* @brief CMT availability on the SoC. */ | ||
83 | #define FSL_FEATURE_SOC_CMT_COUNT (1) | ||
84 | /* @brief CRC availability on the SoC. */ | ||
85 | #define FSL_FEATURE_SOC_CRC_COUNT (1) | ||
86 | /* @brief DAC availability on the SoC. */ | ||
87 | #define FSL_FEATURE_SOC_DAC_COUNT (2) | ||
88 | /* @brief EDMA availability on the SoC. */ | ||
89 | #define FSL_FEATURE_SOC_EDMA_COUNT (1) | ||
90 | /* @brief DMAMUX availability on the SoC. */ | ||
91 | #define FSL_FEATURE_SOC_DMAMUX_COUNT (1) | ||
92 | /* @brief DSPI availability on the SoC. */ | ||
93 | #define FSL_FEATURE_SOC_DSPI_COUNT (3) | ||
94 | /* @brief ENET availability on the SoC. */ | ||
95 | #define FSL_FEATURE_SOC_ENET_COUNT (1) | ||
96 | /* @brief EWM availability on the SoC. */ | ||
97 | #define FSL_FEATURE_SOC_EWM_COUNT (1) | ||
98 | /* @brief FB availability on the SoC. */ | ||
99 | #define FSL_FEATURE_SOC_FB_COUNT (1) | ||
100 | /* @brief FMC availability on the SoC. */ | ||
101 | #define FSL_FEATURE_SOC_FMC_COUNT (1) | ||
102 | /* @brief FTFE availability on the SoC. */ | ||
103 | #define FSL_FEATURE_SOC_FTFE_COUNT (1) | ||
104 | /* @brief FTM availability on the SoC. */ | ||
105 | #define FSL_FEATURE_SOC_FTM_COUNT (4) | ||
106 | /* @brief GPIO availability on the SoC. */ | ||
107 | #define FSL_FEATURE_SOC_GPIO_COUNT (5) | ||
108 | /* @brief I2C availability on the SoC. */ | ||
109 | #define FSL_FEATURE_SOC_I2C_COUNT (3) | ||
110 | /* @brief I2S availability on the SoC. */ | ||
111 | #define FSL_FEATURE_SOC_I2S_COUNT (1) | ||
112 | /* @brief LLWU availability on the SoC. */ | ||
113 | #define FSL_FEATURE_SOC_LLWU_COUNT (1) | ||
114 | /* @brief LPTMR availability on the SoC. */ | ||
115 | #define FSL_FEATURE_SOC_LPTMR_COUNT (1) | ||
116 | /* @brief MCG availability on the SoC. */ | ||
117 | #define FSL_FEATURE_SOC_MCG_COUNT (1) | ||
118 | /* @brief MCM availability on the SoC. */ | ||
119 | #define FSL_FEATURE_SOC_MCM_COUNT (1) | ||
120 | /* @brief SYSMPU availability on the SoC. */ | ||
121 | #define FSL_FEATURE_SOC_SYSMPU_COUNT (1) | ||
122 | /* @brief OSC availability on the SoC. */ | ||
123 | #define FSL_FEATURE_SOC_OSC_COUNT (1) | ||
124 | /* @brief PDB availability on the SoC. */ | ||
125 | #define FSL_FEATURE_SOC_PDB_COUNT (1) | ||
126 | /* @brief PIT availability on the SoC. */ | ||
127 | #define FSL_FEATURE_SOC_PIT_COUNT (1) | ||
128 | /* @brief PMC availability on the SoC. */ | ||
129 | #define FSL_FEATURE_SOC_PMC_COUNT (1) | ||
130 | /* @brief PORT availability on the SoC. */ | ||
131 | #define FSL_FEATURE_SOC_PORT_COUNT (5) | ||
132 | /* @brief RCM availability on the SoC. */ | ||
133 | #define FSL_FEATURE_SOC_RCM_COUNT (1) | ||
134 | /* @brief RFSYS availability on the SoC. */ | ||
135 | #define FSL_FEATURE_SOC_RFSYS_COUNT (1) | ||
136 | /* @brief RFVBAT availability on the SoC. */ | ||
137 | #define FSL_FEATURE_SOC_RFVBAT_COUNT (1) | ||
138 | /* @brief RNG availability on the SoC. */ | ||
139 | #define FSL_FEATURE_SOC_RNG_COUNT (1) | ||
140 | /* @brief RTC availability on the SoC. */ | ||
141 | #define FSL_FEATURE_SOC_RTC_COUNT (1) | ||
142 | /* @brief SDHC availability on the SoC. */ | ||
143 | #define FSL_FEATURE_SOC_SDHC_COUNT (1) | ||
144 | /* @brief SIM availability on the SoC. */ | ||
145 | #define FSL_FEATURE_SOC_SIM_COUNT (1) | ||
146 | /* @brief SMC availability on the SoC. */ | ||
147 | #define FSL_FEATURE_SOC_SMC_COUNT (1) | ||
148 | /* @brief UART availability on the SoC. */ | ||
149 | #define FSL_FEATURE_SOC_UART_COUNT (6) | ||
150 | /* @brief USB availability on the SoC. */ | ||
151 | #define FSL_FEATURE_SOC_USB_COUNT (1) | ||
152 | /* @brief USBDCD availability on the SoC. */ | ||
153 | #define FSL_FEATURE_SOC_USBDCD_COUNT (1) | ||
154 | /* @brief VREF availability on the SoC. */ | ||
155 | #define FSL_FEATURE_SOC_VREF_COUNT (1) | ||
156 | /* @brief WDOG availability on the SoC. */ | ||
157 | #define FSL_FEATURE_SOC_WDOG_COUNT (1) | ||
158 | |||
159 | /* ADC16 module features */ | ||
160 | |||
161 | /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */ | ||
162 | #define FSL_FEATURE_ADC16_HAS_PGA (0) | ||
163 | /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */ | ||
164 | #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0) | ||
165 | /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */ | ||
166 | #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0) | ||
167 | /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */ | ||
168 | #define FSL_FEATURE_ADC16_HAS_DMA (1) | ||
169 | /* @brief Has differential mode (bitfield SC1x[DIFF]). */ | ||
170 | #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1) | ||
171 | /* @brief Has FIFO (bit SC4[AFDEP]). */ | ||
172 | #define FSL_FEATURE_ADC16_HAS_FIFO (0) | ||
173 | /* @brief FIFO size if available (bitfield SC4[AFDEP]). */ | ||
174 | #define FSL_FEATURE_ADC16_FIFO_SIZE (0) | ||
175 | /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */ | ||
176 | #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1) | ||
177 | /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */ | ||
178 | #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0) | ||
179 | /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */ | ||
180 | #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1) | ||
181 | /* @brief Has HW averaging (bit SC3[AVGE]). */ | ||
182 | #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1) | ||
183 | /* @brief Has offset correction (register OFS). */ | ||
184 | #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1) | ||
185 | /* @brief Maximum ADC resolution. */ | ||
186 | #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16) | ||
187 | /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */ | ||
188 | #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2) | ||
189 | |||
190 | /* FLEXCAN module features */ | ||
191 | |||
192 | /* @brief Message buffer size */ | ||
193 | #define FSL_FEATURE_FLEXCAN_HAS_MESSAGE_BUFFER_MAX_NUMBERn(x) (16) | ||
194 | /* @brief Has doze mode support (register bit field MCR[DOZE]). */ | ||
195 | #define FSL_FEATURE_FLEXCAN_HAS_DOZE_MODE_SUPPORT (0) | ||
196 | /* @brief Insatnce has doze mode support (register bit field MCR[DOZE]). */ | ||
197 | #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_DOZE_MODE_SUPPORTn(x) (0) | ||
198 | /* @brief Has a glitch filter on the receive pin (register bit field MCR[WAKSRC]). */ | ||
199 | #define FSL_FEATURE_FLEXCAN_HAS_GLITCH_FILTER (1) | ||
200 | /* @brief Has extended interrupt mask and flag register (register IMASK2, IFLAG2). */ | ||
201 | #define FSL_FEATURE_FLEXCAN_HAS_EXTENDED_FLAG_REGISTER (0) | ||
202 | /* @brief Instance has extended bit timing register (register CBT). */ | ||
203 | #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_EXTENDED_TIMING_REGISTERn(x) (0) | ||
204 | /* @brief Has a receive FIFO DMA feature (register bit field MCR[DMA]). */ | ||
205 | #define FSL_FEATURE_FLEXCAN_HAS_RX_FIFO_DMA (0) | ||
206 | /* @brief Instance has a receive FIFO DMA feature (register bit field MCR[DMA]). */ | ||
207 | #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_RX_FIFO_DMAn(x) (0) | ||
208 | /* @brief Has separate message buffer 0 interrupt flag (register bit field IFLAG1[BUF0I]). */ | ||
209 | #define FSL_FEATURE_FLEXCAN_HAS_SEPARATE_BUFFER_0_FLAG (1) | ||
210 | /* @brief Has bitfield name BUF31TO0M. */ | ||
211 | #define FSL_FEATURE_FLEXCAN_HAS_BUF31TO0M (0) | ||
212 | /* @brief Number of interrupt vectors. */ | ||
213 | #define FSL_FEATURE_FLEXCAN_INTERRUPT_COUNT (6) | ||
214 | /* @brief Is affected by errata with ID 5641 (Module does not transmit a message that is enabled to be transmitted at a specific moment during the arbitration process). */ | ||
215 | #define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5641 (0) | ||
216 | |||
217 | /* CMP module features */ | ||
218 | |||
219 | /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */ | ||
220 | #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (0) | ||
221 | /* @brief Has Window mode in CMP (register bit field CR1[WE]). */ | ||
222 | #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1) | ||
223 | /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */ | ||
224 | #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1) | ||
225 | /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */ | ||
226 | #define FSL_FEATURE_CMP_HAS_DMA (1) | ||
227 | /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */ | ||
228 | #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (1) | ||
229 | /* @brief Has DAC Test function in CMP (register DACTEST). */ | ||
230 | #define FSL_FEATURE_CMP_HAS_DAC_TEST (0) | ||
231 | |||
232 | /* CRC module features */ | ||
233 | |||
234 | /* @brief Has data register with name CRC */ | ||
235 | #define FSL_FEATURE_CRC_HAS_CRC_REG (0) | ||
236 | |||
237 | /* DAC module features */ | ||
238 | |||
239 | /* @brief Define the size of hardware buffer */ | ||
240 | #define FSL_FEATURE_DAC_BUFFER_SIZE (16) | ||
241 | /* @brief Define whether the buffer supports watermark event detection or not. */ | ||
242 | #define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (1) | ||
243 | /* @brief Define whether the buffer supports watermark selection detection or not. */ | ||
244 | #define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (1) | ||
245 | /* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */ | ||
246 | #define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (1) | ||
247 | /* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */ | ||
248 | #define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (1) | ||
249 | /* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */ | ||
250 | #define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (1) | ||
251 | /* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */ | ||
252 | #define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (1) | ||
253 | /* @brief Define whether FIFO buffer mode is available or not. */ | ||
254 | #define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (0) | ||
255 | /* @brief Define whether swing buffer mode is available or not.. */ | ||
256 | #define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (1) | ||
257 | |||
258 | /* EDMA module features */ | ||
259 | |||
260 | /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */ | ||
261 | #define FSL_FEATURE_EDMA_MODULE_CHANNEL (16) | ||
262 | /* @brief Total number of DMA channels on all modules. */ | ||
263 | #define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (16) | ||
264 | /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */ | ||
265 | #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1) | ||
266 | /* @brief Has DMA_Error interrupt vector. */ | ||
267 | #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1) | ||
268 | /* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */ | ||
269 | #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (0) | ||
270 | /* @brief Channel IRQ entry shared offset. */ | ||
271 | #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (0) | ||
272 | /* @brief If 8 bytes transfer supported. */ | ||
273 | #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0) | ||
274 | /* @brief If 16 bytes transfer supported. */ | ||
275 | #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1) | ||
276 | |||
277 | /* DMAMUX module features */ | ||
278 | |||
279 | /* @brief Number of DMA channels (related to number of register CHCFGn). */ | ||
280 | #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (16) | ||
281 | /* @brief Total number of DMA channels on all modules. */ | ||
282 | #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (16) | ||
283 | /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */ | ||
284 | #define FSL_FEATURE_DMAMUX_HAS_TRIG (1) | ||
285 | /* @brief Register CHCFGn width. */ | ||
286 | #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8) | ||
287 | |||
288 | /* ENET module features */ | ||
289 | |||
290 | /* @brief Support Interrupt Coalesce */ | ||
291 | #define FSL_FEATURE_ENET_HAS_INTERRUPT_COALESCE (0) | ||
292 | /* @brief Queue Size. */ | ||
293 | #define FSL_FEATURE_ENET_QUEUE (1) | ||
294 | /* @brief Has AVB Support. */ | ||
295 | #define FSL_FEATURE_ENET_HAS_AVB (0) | ||
296 | /* @brief Has Timer Pulse Width control. */ | ||
297 | #define FSL_FEATURE_ENET_HAS_TIMER_PWCONTROL (0) | ||
298 | /* @brief Has Extend MDIO Support. */ | ||
299 | #define FSL_FEATURE_ENET_HAS_EXTEND_MDIO (0) | ||
300 | /* @brief Has Additional 1588 Timer Channel Interrupt. */ | ||
301 | #define FSL_FEATURE_ENET_HAS_ADD_1588_TIMER_CHN_INT (1) | ||
302 | /* @brief Support Interrupt Coalesce for each instance */ | ||
303 | #define FSL_FEATURE_ENET_INSTANCE_HAS_INTERRUPT_COALESCEn(x) (0) | ||
304 | /* @brief Queue Size for each instance. */ | ||
305 | #define FSL_FEATURE_ENET_INSTANCE_QUEUEn(x) (1) | ||
306 | /* @brief Has AVB Support for each instance. */ | ||
307 | #define FSL_FEATURE_ENET_INSTANCE_HAS_AVBn(x) (0) | ||
308 | /* @brief Has Timer Pulse Width control for each instance. */ | ||
309 | #define FSL_FEATURE_ENET_INSTANCE_HAS_TIMER_PWCONTROLn(x) (0) | ||
310 | /* @brief Has Extend MDIO Support for each instance. */ | ||
311 | #define FSL_FEATURE_ENET_INSTANCE_HAS_EXTEND_MDIOn(x) (0) | ||
312 | /* @brief Has Additional 1588 Timer Channel Interrupt for each instance. */ | ||
313 | #define FSL_FEATURE_ENET_INSTANCE_HAS_ADD_1588_TIMER_CHN_INTn(x) (1) | ||
314 | /* @brief Has threshold for the number of frames in the receive FIFO (register bit field RSEM[STAT_SECTION_EMPTY]). */ | ||
315 | #define FSL_FEATURE_ENET_HAS_RECEIVE_STATUS_THRESHOLD (1) | ||
316 | |||
317 | /* EWM module features */ | ||
318 | |||
319 | /* @brief Has clock select (register CLKCTRL). */ | ||
320 | #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0) | ||
321 | /* @brief Has clock prescaler (register CLKPRESCALER). */ | ||
322 | #define FSL_FEATURE_EWM_HAS_PRESCALER (0) | ||
323 | |||
324 | /* FLEXBUS module features */ | ||
325 | |||
326 | /* No feature definitions */ | ||
327 | |||
328 | /* FLASH module features */ | ||
329 | |||
330 | /* @brief Is of type FTFA. */ | ||
331 | #define FSL_FEATURE_FLASH_IS_FTFA (0) | ||
332 | /* @brief Is of type FTFE. */ | ||
333 | #define FSL_FEATURE_FLASH_IS_FTFE (1) | ||
334 | /* @brief Is of type FTFL. */ | ||
335 | #define FSL_FEATURE_FLASH_IS_FTFL (0) | ||
336 | /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ | ||
337 | #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1) | ||
338 | /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ | ||
339 | #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (1) | ||
340 | /* @brief Has EEPROM region protection (register FEPROT). */ | ||
341 | #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0) | ||
342 | /* @brief Has data flash region protection (register FDPROT). */ | ||
343 | #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0) | ||
344 | /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ | ||
345 | #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0) | ||
346 | /* @brief Has flash cache control in FMC module. */ | ||
347 | #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1) | ||
348 | /* @brief Has flash cache control in MCM module. */ | ||
349 | #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0) | ||
350 | /* @brief Has flash cache control in MSCM module. */ | ||
351 | #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0) | ||
352 | /* @brief Has prefetch speculation control in flash, such as kv5x. */ | ||
353 | #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) | ||
354 | /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ | ||
355 | #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) | ||
356 | /* @brief P-Flash start address. */ | ||
357 | #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) | ||
358 | /* @brief P-Flash block count. */ | ||
359 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (2) | ||
360 | /* @brief P-Flash block size. */ | ||
361 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (524288) | ||
362 | /* @brief P-Flash sector size. */ | ||
363 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096) | ||
364 | /* @brief P-Flash write unit size. */ | ||
365 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8) | ||
366 | /* @brief P-Flash data path width. */ | ||
367 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16) | ||
368 | /* @brief P-Flash block swap feature. */ | ||
369 | #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (1) | ||
370 | /* @brief P-Flash protection region count. */ | ||
371 | #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) | ||
372 | /* @brief Has FlexNVM memory. */ | ||
373 | #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0) | ||
374 | /* @brief Has FlexNVM alias. */ | ||
375 | #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) | ||
376 | /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ | ||
377 | #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000) | ||
378 | /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ | ||
379 | #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) | ||
380 | /* @brief FlexNVM block count. */ | ||
381 | #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0) | ||
382 | /* @brief FlexNVM block size. */ | ||
383 | #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0) | ||
384 | /* @brief FlexNVM sector size. */ | ||
385 | #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0) | ||
386 | /* @brief FlexNVM write unit size. */ | ||
387 | #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0) | ||
388 | /* @brief FlexNVM data path width. */ | ||
389 | #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0) | ||
390 | /* @brief Has FlexRAM memory. */ | ||
391 | #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1) | ||
392 | /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ | ||
393 | #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000) | ||
394 | /* @brief FlexRAM size. */ | ||
395 | #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096) | ||
396 | /* @brief Has 0x00 Read 1s Block command. */ | ||
397 | #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1) | ||
398 | /* @brief Has 0x01 Read 1s Section command. */ | ||
399 | #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) | ||
400 | /* @brief Has 0x02 Program Check command. */ | ||
401 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) | ||
402 | /* @brief Has 0x03 Read Resource command. */ | ||
403 | #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) | ||
404 | /* @brief Has 0x06 Program Longword command. */ | ||
405 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0) | ||
406 | /* @brief Has 0x07 Program Phrase command. */ | ||
407 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1) | ||
408 | /* @brief Has 0x08 Erase Flash Block command. */ | ||
409 | #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1) | ||
410 | /* @brief Has 0x09 Erase Flash Sector command. */ | ||
411 | #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) | ||
412 | /* @brief Has 0x0B Program Section command. */ | ||
413 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1) | ||
414 | /* @brief Has 0x40 Read 1s All Blocks command. */ | ||
415 | #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) | ||
416 | /* @brief Has 0x41 Read Once command. */ | ||
417 | #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) | ||
418 | /* @brief Has 0x43 Program Once command. */ | ||
419 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) | ||
420 | /* @brief Has 0x44 Erase All Blocks command. */ | ||
421 | #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) | ||
422 | /* @brief Has 0x45 Verify Backdoor Access Key command. */ | ||
423 | #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) | ||
424 | /* @brief Has 0x46 Swap Control command. */ | ||
425 | #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (1) | ||
426 | /* @brief Has 0x49 Erase All Blocks Unsecure command. */ | ||
427 | #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0) | ||
428 | /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ | ||
429 | #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) | ||
430 | /* @brief Has 0x4B Erase All Execute-only Segments command. */ | ||
431 | #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) | ||
432 | /* @brief Has 0x80 Program Partition command. */ | ||
433 | #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0) | ||
434 | /* @brief Has 0x81 Set FlexRAM Function command. */ | ||
435 | #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0) | ||
436 | /* @brief P-Flash Erase/Read 1st all block command address alignment. */ | ||
437 | #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16) | ||
438 | /* @brief P-Flash Erase sector command address alignment. */ | ||
439 | #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16) | ||
440 | /* @brief P-Flash Rrogram/Verify section command address alignment. */ | ||
441 | #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16) | ||
442 | /* @brief P-Flash Read resource command address alignment. */ | ||
443 | #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8) | ||
444 | /* @brief P-Flash Program check command address alignment. */ | ||
445 | #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) | ||
446 | /* @brief P-Flash Program check command address alignment. */ | ||
447 | #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (16) | ||
448 | /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ | ||
449 | #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0) | ||
450 | /* @brief FlexNVM Erase sector command address alignment. */ | ||
451 | #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0) | ||
452 | /* @brief FlexNVM Rrogram/Verify section command address alignment. */ | ||
453 | #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0) | ||
454 | /* @brief FlexNVM Read resource command address alignment. */ | ||
455 | #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0) | ||
456 | /* @brief FlexNVM Program check command address alignment. */ | ||
457 | #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0) | ||
458 | /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
459 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU) | ||
460 | /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
461 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU) | ||
462 | /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
463 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU) | ||
464 | /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
465 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU) | ||
466 | /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
467 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU) | ||
468 | /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
469 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) | ||
470 | /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
471 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) | ||
472 | /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
473 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) | ||
474 | /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
475 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU) | ||
476 | /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
477 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU) | ||
478 | /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
479 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU) | ||
480 | /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
481 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU) | ||
482 | /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
483 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU) | ||
484 | /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
485 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) | ||
486 | /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
487 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) | ||
488 | /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ | ||
489 | #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU) | ||
490 | /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
491 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) | ||
492 | /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
493 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) | ||
494 | /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
495 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000) | ||
496 | /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
497 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800) | ||
498 | /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
499 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400) | ||
500 | /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
501 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200) | ||
502 | /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
503 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100) | ||
504 | /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
505 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080) | ||
506 | /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
507 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040) | ||
508 | /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
509 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020) | ||
510 | /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
511 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) | ||
512 | /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
513 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) | ||
514 | /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
515 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) | ||
516 | /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
517 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) | ||
518 | /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
519 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) | ||
520 | /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ | ||
521 | #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000) | ||
522 | |||
523 | /* FTM module features */ | ||
524 | |||
525 | /* @brief Number of channels. */ | ||
526 | #define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) \ | ||
527 | (((x) == FTM0) ? (8) : \ | ||
528 | (((x) == FTM1) ? (2) : \ | ||
529 | (((x) == FTM2) ? (2) : \ | ||
530 | (((x) == FTM3) ? (8) : (-1))))) | ||
531 | /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */ | ||
532 | #define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0) | ||
533 | /* @brief Has extended deadtime value. */ | ||
534 | #define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (0) | ||
535 | /* @brief Enable pwm output for the module. */ | ||
536 | #define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (0) | ||
537 | /* @brief Has half-cycle reload for the module. */ | ||
538 | #define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (0) | ||
539 | /* @brief Has reload interrupt. */ | ||
540 | #define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (0) | ||
541 | /* @brief Has reload initialization trigger. */ | ||
542 | #define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (0) | ||
543 | /* @brief Has DMA support, bitfield CnSC[DMA]. */ | ||
544 | #define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1) | ||
545 | /* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */ | ||
546 | #define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (0) | ||
547 | /* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */ | ||
548 | #define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (0) | ||
549 | /* @brief Has no QDCTRL. */ | ||
550 | #define FSL_FEATURE_FTM_HAS_NO_QDCTRL (0) | ||
551 | /* @brief If instance has only TPM function. */ | ||
552 | #define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0) | ||
553 | |||
554 | /* GPIO module features */ | ||
555 | |||
556 | /* @brief Has GPIO attribute checker register (GACR). */ | ||
557 | #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) | ||
558 | |||
559 | /* I2C module features */ | ||
560 | |||
561 | /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */ | ||
562 | #define FSL_FEATURE_I2C_HAS_SMBUS (1) | ||
563 | /* @brief Maximum supported baud rate in kilobit per second. */ | ||
564 | #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400) | ||
565 | /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */ | ||
566 | #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0) | ||
567 | /* @brief Has DMA support (register bit C1[DMAEN]). */ | ||
568 | #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1) | ||
569 | /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */ | ||
570 | #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1) | ||
571 | /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */ | ||
572 | #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0) | ||
573 | /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */ | ||
574 | #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1) | ||
575 | /* @brief Maximum width of the glitch filter in number of bus clocks. */ | ||
576 | #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15) | ||
577 | /* @brief Has control of the drive capability of the I2C pins. */ | ||
578 | #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1) | ||
579 | /* @brief Has double buffering support (register S2). */ | ||
580 | #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0) | ||
581 | /* @brief Has double buffer enable. */ | ||
582 | #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0) | ||
583 | |||
584 | /* SAI module features */ | ||
585 | |||
586 | /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */ | ||
587 | #define FSL_FEATURE_SAI_FIFO_COUNT (8) | ||
588 | /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */ | ||
589 | #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (2) | ||
590 | /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */ | ||
591 | #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32) | ||
592 | /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */ | ||
593 | #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0) | ||
594 | /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */ | ||
595 | #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (0) | ||
596 | /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */ | ||
597 | #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (0) | ||
598 | /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */ | ||
599 | #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (0) | ||
600 | /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */ | ||
601 | #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0) | ||
602 | /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */ | ||
603 | #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (1) | ||
604 | /* @brief Ihe interrupt source number */ | ||
605 | #define FSL_FEATURE_SAI_INT_SOURCE_NUM (2) | ||
606 | /* @brief Has register of MCR. */ | ||
607 | #define FSL_FEATURE_SAI_HAS_MCR (1) | ||
608 | /* @brief Has register of MDR */ | ||
609 | #define FSL_FEATURE_SAI_HAS_MDR (1) | ||
610 | /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]. */ | ||
611 | #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0) | ||
612 | /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */ | ||
613 | #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (0) | ||
614 | |||
615 | /* LLWU module features */ | ||
616 | |||
617 | /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ | ||
618 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16) | ||
619 | /* @brief Has pins 8-15 connected to LLWU device. */ | ||
620 | #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1) | ||
621 | /* @brief Maximum number of internal modules connected to LLWU device. */ | ||
622 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8) | ||
623 | /* @brief Number of digital filters. */ | ||
624 | #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2) | ||
625 | /* @brief Has MF register. */ | ||
626 | #define FSL_FEATURE_LLWU_HAS_MF (0) | ||
627 | /* @brief Has PF register. */ | ||
628 | #define FSL_FEATURE_LLWU_HAS_PF (0) | ||
629 | /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ | ||
630 | #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (1) | ||
631 | /* @brief Has no internal module wakeup flag register. */ | ||
632 | #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) | ||
633 | /* @brief Has external pin 0 connected to LLWU device. */ | ||
634 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1) | ||
635 | /* @brief Index of port of external pin. */ | ||
636 | #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX) | ||
637 | /* @brief Number of external pin port on specified port. */ | ||
638 | #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1) | ||
639 | /* @brief Has external pin 1 connected to LLWU device. */ | ||
640 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1) | ||
641 | /* @brief Index of port of external pin. */ | ||
642 | #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX) | ||
643 | /* @brief Number of external pin port on specified port. */ | ||
644 | #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2) | ||
645 | /* @brief Has external pin 2 connected to LLWU device. */ | ||
646 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1) | ||
647 | /* @brief Index of port of external pin. */ | ||
648 | #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX) | ||
649 | /* @brief Number of external pin port on specified port. */ | ||
650 | #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4) | ||
651 | /* @brief Has external pin 3 connected to LLWU device. */ | ||
652 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1) | ||
653 | /* @brief Index of port of external pin. */ | ||
654 | #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX) | ||
655 | /* @brief Number of external pin port on specified port. */ | ||
656 | #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4) | ||
657 | /* @brief Has external pin 4 connected to LLWU device. */ | ||
658 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) | ||
659 | /* @brief Index of port of external pin. */ | ||
660 | #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX) | ||
661 | /* @brief Number of external pin port on specified port. */ | ||
662 | #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13) | ||
663 | /* @brief Has external pin 5 connected to LLWU device. */ | ||
664 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1) | ||
665 | /* @brief Index of port of external pin. */ | ||
666 | #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX) | ||
667 | /* @brief Number of external pin port on specified port. */ | ||
668 | #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0) | ||
669 | /* @brief Has external pin 6 connected to LLWU device. */ | ||
670 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1) | ||
671 | /* @brief Index of port of external pin. */ | ||
672 | #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX) | ||
673 | /* @brief Number of external pin port on specified port. */ | ||
674 | #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1) | ||
675 | /* @brief Has external pin 7 connected to LLWU device. */ | ||
676 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1) | ||
677 | /* @brief Index of port of external pin. */ | ||
678 | #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX) | ||
679 | /* @brief Number of external pin port on specified port. */ | ||
680 | #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3) | ||
681 | /* @brief Has external pin 8 connected to LLWU device. */ | ||
682 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1) | ||
683 | /* @brief Index of port of external pin. */ | ||
684 | #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX) | ||
685 | /* @brief Number of external pin port on specified port. */ | ||
686 | #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4) | ||
687 | /* @brief Has external pin 9 connected to LLWU device. */ | ||
688 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1) | ||
689 | /* @brief Index of port of external pin. */ | ||
690 | #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX) | ||
691 | /* @brief Number of external pin port on specified port. */ | ||
692 | #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5) | ||
693 | /* @brief Has external pin 10 connected to LLWU device. */ | ||
694 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1) | ||
695 | /* @brief Index of port of external pin. */ | ||
696 | #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX) | ||
697 | /* @brief Number of external pin port on specified port. */ | ||
698 | #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6) | ||
699 | /* @brief Has external pin 11 connected to LLWU device. */ | ||
700 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1) | ||
701 | /* @brief Index of port of external pin. */ | ||
702 | #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX) | ||
703 | /* @brief Number of external pin port on specified port. */ | ||
704 | #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11) | ||
705 | /* @brief Has external pin 12 connected to LLWU device. */ | ||
706 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1) | ||
707 | /* @brief Index of port of external pin. */ | ||
708 | #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX) | ||
709 | /* @brief Number of external pin port on specified port. */ | ||
710 | #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0) | ||
711 | /* @brief Has external pin 13 connected to LLWU device. */ | ||
712 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1) | ||
713 | /* @brief Index of port of external pin. */ | ||
714 | #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX) | ||
715 | /* @brief Number of external pin port on specified port. */ | ||
716 | #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2) | ||
717 | /* @brief Has external pin 14 connected to LLWU device. */ | ||
718 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1) | ||
719 | /* @brief Index of port of external pin. */ | ||
720 | #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX) | ||
721 | /* @brief Number of external pin port on specified port. */ | ||
722 | #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4) | ||
723 | /* @brief Has external pin 15 connected to LLWU device. */ | ||
724 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1) | ||
725 | /* @brief Index of port of external pin. */ | ||
726 | #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX) | ||
727 | /* @brief Number of external pin port on specified port. */ | ||
728 | #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6) | ||
729 | /* @brief Has external pin 16 connected to LLWU device. */ | ||
730 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) | ||
731 | /* @brief Index of port of external pin. */ | ||
732 | #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) | ||
733 | /* @brief Number of external pin port on specified port. */ | ||
734 | #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) | ||
735 | /* @brief Has external pin 17 connected to LLWU device. */ | ||
736 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) | ||
737 | /* @brief Index of port of external pin. */ | ||
738 | #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) | ||
739 | /* @brief Number of external pin port on specified port. */ | ||
740 | #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) | ||
741 | /* @brief Has external pin 18 connected to LLWU device. */ | ||
742 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) | ||
743 | /* @brief Index of port of external pin. */ | ||
744 | #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) | ||
745 | /* @brief Number of external pin port on specified port. */ | ||
746 | #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) | ||
747 | /* @brief Has external pin 19 connected to LLWU device. */ | ||
748 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) | ||
749 | /* @brief Index of port of external pin. */ | ||
750 | #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) | ||
751 | /* @brief Number of external pin port on specified port. */ | ||
752 | #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) | ||
753 | /* @brief Has external pin 20 connected to LLWU device. */ | ||
754 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) | ||
755 | /* @brief Index of port of external pin. */ | ||
756 | #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) | ||
757 | /* @brief Number of external pin port on specified port. */ | ||
758 | #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) | ||
759 | /* @brief Has external pin 21 connected to LLWU device. */ | ||
760 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) | ||
761 | /* @brief Index of port of external pin. */ | ||
762 | #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) | ||
763 | /* @brief Number of external pin port on specified port. */ | ||
764 | #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) | ||
765 | /* @brief Has external pin 22 connected to LLWU device. */ | ||
766 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) | ||
767 | /* @brief Index of port of external pin. */ | ||
768 | #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) | ||
769 | /* @brief Number of external pin port on specified port. */ | ||
770 | #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) | ||
771 | /* @brief Has external pin 23 connected to LLWU device. */ | ||
772 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) | ||
773 | /* @brief Index of port of external pin. */ | ||
774 | #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) | ||
775 | /* @brief Number of external pin port on specified port. */ | ||
776 | #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) | ||
777 | /* @brief Has external pin 24 connected to LLWU device. */ | ||
778 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) | ||
779 | /* @brief Index of port of external pin. */ | ||
780 | #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) | ||
781 | /* @brief Number of external pin port on specified port. */ | ||
782 | #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) | ||
783 | /* @brief Has external pin 25 connected to LLWU device. */ | ||
784 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) | ||
785 | /* @brief Index of port of external pin. */ | ||
786 | #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) | ||
787 | /* @brief Number of external pin port on specified port. */ | ||
788 | #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) | ||
789 | /* @brief Has external pin 26 connected to LLWU device. */ | ||
790 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) | ||
791 | /* @brief Index of port of external pin. */ | ||
792 | #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) | ||
793 | /* @brief Number of external pin port on specified port. */ | ||
794 | #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) | ||
795 | /* @brief Has external pin 27 connected to LLWU device. */ | ||
796 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) | ||
797 | /* @brief Index of port of external pin. */ | ||
798 | #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) | ||
799 | /* @brief Number of external pin port on specified port. */ | ||
800 | #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) | ||
801 | /* @brief Has external pin 28 connected to LLWU device. */ | ||
802 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) | ||
803 | /* @brief Index of port of external pin. */ | ||
804 | #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) | ||
805 | /* @brief Number of external pin port on specified port. */ | ||
806 | #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) | ||
807 | /* @brief Has external pin 29 connected to LLWU device. */ | ||
808 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) | ||
809 | /* @brief Index of port of external pin. */ | ||
810 | #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) | ||
811 | /* @brief Number of external pin port on specified port. */ | ||
812 | #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) | ||
813 | /* @brief Has external pin 30 connected to LLWU device. */ | ||
814 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) | ||
815 | /* @brief Index of port of external pin. */ | ||
816 | #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) | ||
817 | /* @brief Number of external pin port on specified port. */ | ||
818 | #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) | ||
819 | /* @brief Has external pin 31 connected to LLWU device. */ | ||
820 | #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) | ||
821 | /* @brief Index of port of external pin. */ | ||
822 | #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) | ||
823 | /* @brief Number of external pin port on specified port. */ | ||
824 | #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) | ||
825 | /* @brief Has internal module 0 connected to LLWU device. */ | ||
826 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1) | ||
827 | /* @brief Has internal module 1 connected to LLWU device. */ | ||
828 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1) | ||
829 | /* @brief Has internal module 2 connected to LLWU device. */ | ||
830 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1) | ||
831 | /* @brief Has internal module 3 connected to LLWU device. */ | ||
832 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1) | ||
833 | /* @brief Has internal module 4 connected to LLWU device. */ | ||
834 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0) | ||
835 | /* @brief Has internal module 5 connected to LLWU device. */ | ||
836 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1) | ||
837 | /* @brief Has internal module 6 connected to LLWU device. */ | ||
838 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) | ||
839 | /* @brief Has internal module 7 connected to LLWU device. */ | ||
840 | #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1) | ||
841 | /* @brief Has Version ID Register (LLWU_VERID). */ | ||
842 | #define FSL_FEATURE_LLWU_HAS_VERID (0) | ||
843 | /* @brief Has Parameter Register (LLWU_PARAM). */ | ||
844 | #define FSL_FEATURE_LLWU_HAS_PARAM (0) | ||
845 | /* @brief Width of registers of the LLWU. */ | ||
846 | #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) | ||
847 | /* @brief Has DMA Enable register (LLWU_DE). */ | ||
848 | #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) | ||
849 | |||
850 | /* LPTMR module features */ | ||
851 | |||
852 | /* @brief Has shared interrupt handler with another LPTMR module. */ | ||
853 | #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0) | ||
854 | /* @brief Whether LPTMR counter is 32 bits width. */ | ||
855 | #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0) | ||
856 | /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */ | ||
857 | #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0) | ||
858 | |||
859 | /* MCG module features */ | ||
860 | |||
861 | /* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */ | ||
862 | #define FSL_FEATURE_MCG_PLL_PRDIV_BASE (1) | ||
863 | /* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */ | ||
864 | #define FSL_FEATURE_MCG_PLL_PRDIV_MAX (24) | ||
865 | /* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */ | ||
866 | #define FSL_FEATURE_MCG_PLL_VDIV_BASE (24) | ||
867 | /* @brief PLL reference clock low range. OSCCLK/PLL_R. */ | ||
868 | #define FSL_FEATURE_MCG_PLL_REF_MIN (2000000) | ||
869 | /* @brief PLL reference clock high range. OSCCLK/PLL_R. */ | ||
870 | #define FSL_FEATURE_MCG_PLL_REF_MAX (4000000) | ||
871 | /* @brief The PLL clock is divided by 2 before VCO divider. */ | ||
872 | #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (0) | ||
873 | /* @brief FRDIV supports 1280. */ | ||
874 | #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1) | ||
875 | /* @brief FRDIV supports 1536. */ | ||
876 | #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1) | ||
877 | /* @brief MCGFFCLK divider. */ | ||
878 | #define FSL_FEATURE_MCG_FFCLK_DIV (1) | ||
879 | /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */ | ||
880 | #define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0) | ||
881 | /* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */ | ||
882 | #define FSL_FEATURE_MCG_HAS_RTC_32K (1) | ||
883 | /* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */ | ||
884 | #define FSL_FEATURE_MCG_HAS_PLL1 (0) | ||
885 | /* @brief Has 48MHz internal oscillator. */ | ||
886 | #define FSL_FEATURE_MCG_HAS_IRC_48M (1) | ||
887 | /* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */ | ||
888 | #define FSL_FEATURE_MCG_HAS_OSC1 (0) | ||
889 | /* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */ | ||
890 | #define FSL_FEATURE_MCG_HAS_FCFTRIM (1) | ||
891 | /* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */ | ||
892 | #define FSL_FEATURE_MCG_HAS_LOLRE (1) | ||
893 | /* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */ | ||
894 | #define FSL_FEATURE_MCG_USE_OSCSEL (1) | ||
895 | /* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */ | ||
896 | #define FSL_FEATURE_MCG_USE_PLLREFSEL (0) | ||
897 | /* @brief TBD */ | ||
898 | #define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0) | ||
899 | /* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */ | ||
900 | #define FSL_FEATURE_MCG_HAS_PLL (1) | ||
901 | /* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */ | ||
902 | #define FSL_FEATURE_MCG_HAS_PLL_PRDIV (1) | ||
903 | /* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */ | ||
904 | #define FSL_FEATURE_MCG_HAS_PLL_VDIV (1) | ||
905 | /* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */ | ||
906 | #define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (0) | ||
907 | /* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */ | ||
908 | #define FSL_FEATURE_MCG_HAS_FLL (1) | ||
909 | /* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */ | ||
910 | #define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (0) | ||
911 | /* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */ | ||
912 | #define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1) | ||
913 | /* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */ | ||
914 | #define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1) | ||
915 | /* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */ | ||
916 | #define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (0) | ||
917 | /* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */ | ||
918 | #define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1) | ||
919 | /* @brief Has external clock monitor (register bit C6[CME]). */ | ||
920 | #define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1) | ||
921 | /* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */ | ||
922 | #define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0) | ||
923 | /* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */ | ||
924 | #define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0) | ||
925 | /* @brief Has PEI mode or PBI mode. */ | ||
926 | #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (0) | ||
927 | /* @brief Reset clock mode is BLPI. */ | ||
928 | #define FSL_FEATURE_MCG_RESET_IS_BLPI (0) | ||
929 | |||
930 | /* interrupt module features */ | ||
931 | |||
932 | /* @brief Lowest interrupt request number. */ | ||
933 | #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14) | ||
934 | /* @brief Highest interrupt request number. */ | ||
935 | #define FSL_FEATURE_INTERRUPT_IRQ_MAX (85) | ||
936 | |||
937 | /* OSC module features */ | ||
938 | |||
939 | /* @brief Has OSC1 external oscillator. */ | ||
940 | #define FSL_FEATURE_OSC_HAS_OSC1 (0) | ||
941 | /* @brief Has OSC0 external oscillator. */ | ||
942 | #define FSL_FEATURE_OSC_HAS_OSC0 (0) | ||
943 | /* @brief Has OSC external oscillator (without index). */ | ||
944 | #define FSL_FEATURE_OSC_HAS_OSC (1) | ||
945 | /* @brief Number of OSC external oscillators. */ | ||
946 | #define FSL_FEATURE_OSC_OSC_COUNT (1) | ||
947 | /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */ | ||
948 | #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (0) | ||
949 | |||
950 | /* PDB module features */ | ||
951 | |||
952 | /* @brief Has DAC support. */ | ||
953 | #define FSL_FEATURE_PDB_HAS_DAC (1) | ||
954 | /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ | ||
955 | #define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0) | ||
956 | /* @brief PDB channel number). */ | ||
957 | #define FSL_FEATURE_PDB_CHANNEL_COUNT (2) | ||
958 | /* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */ | ||
959 | #define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (2) | ||
960 | /* @brief DAC interval trigger number). */ | ||
961 | #define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (2) | ||
962 | /* @brief Pulse out number). */ | ||
963 | #define FSL_FEATURE_PDB_PULSE_OUT_COUNT (3) | ||
964 | |||
965 | /* PIT module features */ | ||
966 | |||
967 | /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */ | ||
968 | #define FSL_FEATURE_PIT_TIMER_COUNT (4) | ||
969 | /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */ | ||
970 | #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (0) | ||
971 | /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */ | ||
972 | #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1) | ||
973 | /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ | ||
974 | #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (0) | ||
975 | /* @brief Has timer enable control. */ | ||
976 | #define FSL_FEATURE_PIT_HAS_MDIS (1) | ||
977 | |||
978 | /* PMC module features */ | ||
979 | |||
980 | /* @brief Has Bandgap Enable In VLPx Operation support. */ | ||
981 | #define FSL_FEATURE_PMC_HAS_BGEN (1) | ||
982 | /* @brief Has Bandgap Buffer Enable. */ | ||
983 | #define FSL_FEATURE_PMC_HAS_BGBE (1) | ||
984 | /* @brief Has Bandgap Buffer Drive Select. */ | ||
985 | #define FSL_FEATURE_PMC_HAS_BGBDS (0) | ||
986 | /* @brief Has Low-Voltage Detect Voltage Select support. */ | ||
987 | #define FSL_FEATURE_PMC_HAS_LVDV (1) | ||
988 | /* @brief Has Low-Voltage Warning Voltage Select support. */ | ||
989 | #define FSL_FEATURE_PMC_HAS_LVWV (1) | ||
990 | /* @brief Has LPO. */ | ||
991 | #define FSL_FEATURE_PMC_HAS_LPO (0) | ||
992 | /* @brief Has VLPx option PMC_REGSC[VLPO]. */ | ||
993 | #define FSL_FEATURE_PMC_HAS_VLPO (0) | ||
994 | /* @brief Has acknowledge isolation support. */ | ||
995 | #define FSL_FEATURE_PMC_HAS_ACKISO (1) | ||
996 | /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */ | ||
997 | #define FSL_FEATURE_PMC_HAS_REGFPM (0) | ||
998 | /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */ | ||
999 | #define FSL_FEATURE_PMC_HAS_REGONS (1) | ||
1000 | /* @brief Has PMC_HVDSC1. */ | ||
1001 | #define FSL_FEATURE_PMC_HAS_HVDSC1 (0) | ||
1002 | /* @brief Has PMC_PARAM. */ | ||
1003 | #define FSL_FEATURE_PMC_HAS_PARAM (0) | ||
1004 | /* @brief Has PMC_VERID. */ | ||
1005 | #define FSL_FEATURE_PMC_HAS_VERID (0) | ||
1006 | |||
1007 | /* PORT module features */ | ||
1008 | |||
1009 | /* @brief Has control lock (register bit PCR[LK]). */ | ||
1010 | #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1) | ||
1011 | /* @brief Has open drain control (register bit PCR[ODE]). */ | ||
1012 | #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (1) | ||
1013 | /* @brief Has digital filter (registers DFER, DFCR and DFWR). */ | ||
1014 | #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1) | ||
1015 | /* @brief Has DMA request (register bit field PCR[IRQC] values). */ | ||
1016 | #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1) | ||
1017 | /* @brief Has pull resistor selection available. */ | ||
1018 | #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1) | ||
1019 | /* @brief Has pull resistor enable (register bit PCR[PE]). */ | ||
1020 | #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1) | ||
1021 | /* @brief Has slew rate control (register bit PCR[SRE]). */ | ||
1022 | #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1) | ||
1023 | /* @brief Has passive filter (register bit field PCR[PFE]). */ | ||
1024 | #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1) | ||
1025 | /* @brief Has drive strength control (register bit PCR[DSE]). */ | ||
1026 | #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1) | ||
1027 | /* @brief Has separate drive strength register (HDRVE). */ | ||
1028 | #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0) | ||
1029 | /* @brief Has glitch filter (register IOFLT). */ | ||
1030 | #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0) | ||
1031 | /* @brief Defines width of PCR[MUX] field. */ | ||
1032 | #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3) | ||
1033 | /* @brief Has dedicated interrupt vector. */ | ||
1034 | #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1) | ||
1035 | /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */ | ||
1036 | #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0) | ||
1037 | /* @brief Defines whether PCR[IRQC] bit-field has flag states. */ | ||
1038 | #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0) | ||
1039 | /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */ | ||
1040 | #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0) | ||
1041 | |||
1042 | /* RCM module features */ | ||
1043 | |||
1044 | /* @brief Has Loss-of-Lock Reset support. */ | ||
1045 | #define FSL_FEATURE_RCM_HAS_LOL (1) | ||
1046 | /* @brief Has Loss-of-Clock Reset support. */ | ||
1047 | #define FSL_FEATURE_RCM_HAS_LOC (1) | ||
1048 | /* @brief Has JTAG generated Reset support. */ | ||
1049 | #define FSL_FEATURE_RCM_HAS_JTAG (1) | ||
1050 | /* @brief Has EzPort generated Reset support. */ | ||
1051 | #define FSL_FEATURE_RCM_HAS_EZPORT (1) | ||
1052 | /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */ | ||
1053 | #define FSL_FEATURE_RCM_HAS_EZPMS (1) | ||
1054 | /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */ | ||
1055 | #define FSL_FEATURE_RCM_HAS_BOOTROM (0) | ||
1056 | /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */ | ||
1057 | #define FSL_FEATURE_RCM_HAS_SSRS (0) | ||
1058 | /* @brief Has Version ID Register (RCM_VERID). */ | ||
1059 | #define FSL_FEATURE_RCM_HAS_VERID (0) | ||
1060 | /* @brief Has Parameter Register (RCM_PARAM). */ | ||
1061 | #define FSL_FEATURE_RCM_HAS_PARAM (0) | ||
1062 | /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */ | ||
1063 | #define FSL_FEATURE_RCM_HAS_SRIE (0) | ||
1064 | /* @brief Width of registers of the RCM. */ | ||
1065 | #define FSL_FEATURE_RCM_REG_WIDTH (8) | ||
1066 | /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */ | ||
1067 | #define FSL_FEATURE_RCM_HAS_CORE1 (0) | ||
1068 | /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */ | ||
1069 | #define FSL_FEATURE_RCM_HAS_MDM_AP (1) | ||
1070 | /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */ | ||
1071 | #define FSL_FEATURE_RCM_HAS_WAKEUP (1) | ||
1072 | |||
1073 | /* RTC module features */ | ||
1074 | |||
1075 | /* @brief Has wakeup pin. */ | ||
1076 | #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1) | ||
1077 | /* @brief Has wakeup pin selection (bit field CR[WPS]). */ | ||
1078 | #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1) | ||
1079 | /* @brief Has low power features (registers MER, MCLR and MCHR). */ | ||
1080 | #define FSL_FEATURE_RTC_HAS_MONOTONIC (0) | ||
1081 | /* @brief Has read/write access control (registers WAR and RAR). */ | ||
1082 | #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (1) | ||
1083 | /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */ | ||
1084 | #define FSL_FEATURE_RTC_HAS_SECURITY (1) | ||
1085 | /* @brief Has RTC_CLKIN available. */ | ||
1086 | #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (0) | ||
1087 | /* @brief Has prescaler adjust for LPO. */ | ||
1088 | #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0) | ||
1089 | /* @brief Has Clock Pin Enable field. */ | ||
1090 | #define FSL_FEATURE_RTC_HAS_CPE (0) | ||
1091 | /* @brief Has Timer Seconds Interrupt Configuration field. */ | ||
1092 | #define FSL_FEATURE_RTC_HAS_TSIC (0) | ||
1093 | /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */ | ||
1094 | #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1) | ||
1095 | /* @brief Has Tamper Interrupt Register (register TIR). */ | ||
1096 | #define FSL_FEATURE_RTC_HAS_TIR (0) | ||
1097 | /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */ | ||
1098 | #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0) | ||
1099 | /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */ | ||
1100 | #define FSL_FEATURE_RTC_HAS_TIR_SIE (0) | ||
1101 | /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */ | ||
1102 | #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0) | ||
1103 | /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */ | ||
1104 | #define FSL_FEATURE_RTC_HAS_SR_TIDF (0) | ||
1105 | /* @brief Has Tamper Detect Register (register TDR). */ | ||
1106 | #define FSL_FEATURE_RTC_HAS_TDR (0) | ||
1107 | /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */ | ||
1108 | #define FSL_FEATURE_RTC_HAS_TDR_TPF (0) | ||
1109 | /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */ | ||
1110 | #define FSL_FEATURE_RTC_HAS_TDR_STF (0) | ||
1111 | /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */ | ||
1112 | #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0) | ||
1113 | /* @brief Has Tamper Time Seconds Register (register TTSR). */ | ||
1114 | #define FSL_FEATURE_RTC_HAS_TTSR (0) | ||
1115 | /* @brief Has Pin Configuration Register (register PCR). */ | ||
1116 | #define FSL_FEATURE_RTC_HAS_PCR (0) | ||
1117 | |||
1118 | /* SDHC module features */ | ||
1119 | |||
1120 | /* @brief Has external DMA support (register bit VENDOR[EXTDMAEN]). */ | ||
1121 | #define FSL_FEATURE_SDHC_HAS_EXTERNAL_DMA_SUPPORT (1) | ||
1122 | /* @brief Has support of 3.0V voltage (register bit HTCAPBLT[VS30]). */ | ||
1123 | #define FSL_FEATURE_SDHC_HAS_V300_SUPPORT (0) | ||
1124 | /* @brief Has support of 1.8V voltage (register bit HTCAPBLT[VS18]). */ | ||
1125 | #define FSL_FEATURE_SDHC_HAS_V180_SUPPORT (0) | ||
1126 | |||
1127 | /* SIM module features */ | ||
1128 | |||
1129 | /* @brief Has USB FS divider. */ | ||
1130 | #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0) | ||
1131 | /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */ | ||
1132 | #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0) | ||
1133 | /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */ | ||
1134 | #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (1) | ||
1135 | /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */ | ||
1136 | #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (0) | ||
1137 | /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */ | ||
1138 | #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1) | ||
1139 | /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */ | ||
1140 | #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2) | ||
1141 | /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */ | ||
1142 | #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1) | ||
1143 | /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */ | ||
1144 | #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (1) | ||
1145 | /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */ | ||
1146 | #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0) | ||
1147 | /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */ | ||
1148 | #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (1) | ||
1149 | /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */ | ||
1150 | #define FSL_FEATURE_SIM_OPT_HAS_FBSL (1) | ||
1151 | /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */ | ||
1152 | #define FSL_FEATURE_SIM_OPT_HAS_PCR (0) | ||
1153 | /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */ | ||
1154 | #define FSL_FEATURE_SIM_OPT_HAS_MCC (0) | ||
1155 | /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */ | ||
1156 | #define FSL_FEATURE_SIM_OPT_HAS_ODE (0) | ||
1157 | /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */ | ||
1158 | #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (0) | ||
1159 | /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */ | ||
1160 | #define FSL_FEATURE_SIM_OPT_UART_COUNT (4) | ||
1161 | /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */ | ||
1162 | #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0) | ||
1163 | /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */ | ||
1164 | #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0) | ||
1165 | /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */ | ||
1166 | #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0) | ||
1167 | /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */ | ||
1168 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0) | ||
1169 | /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */ | ||
1170 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0) | ||
1171 | /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */ | ||
1172 | #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0) | ||
1173 | /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */ | ||
1174 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (0) | ||
1175 | /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */ | ||
1176 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (0) | ||
1177 | /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */ | ||
1178 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0) | ||
1179 | /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */ | ||
1180 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0) | ||
1181 | /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */ | ||
1182 | #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (1) | ||
1183 | /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */ | ||
1184 | #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (2) | ||
1185 | /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */ | ||
1186 | #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (1) | ||
1187 | /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */ | ||
1188 | #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (2) | ||
1189 | /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */ | ||
1190 | #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (1) | ||
1191 | /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */ | ||
1192 | #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (1) | ||
1193 | /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */ | ||
1194 | #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (2) | ||
1195 | /* @brief Has FTM module(s) configuration. */ | ||
1196 | #define FSL_FEATURE_SIM_OPT_HAS_FTM (1) | ||
1197 | /* @brief Number of FTM modules. */ | ||
1198 | #define FSL_FEATURE_SIM_OPT_FTM_COUNT (4) | ||
1199 | /* @brief Number of FTM triggers with selectable source. */ | ||
1200 | #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (2) | ||
1201 | /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */ | ||
1202 | #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (1) | ||
1203 | /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */ | ||
1204 | #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (1) | ||
1205 | /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */ | ||
1206 | #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (1) | ||
1207 | /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */ | ||
1208 | #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (1) | ||
1209 | /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */ | ||
1210 | #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0) | ||
1211 | /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */ | ||
1212 | #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (0) | ||
1213 | /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */ | ||
1214 | #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (3) | ||
1215 | /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */ | ||
1216 | #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (1) | ||
1217 | /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */ | ||
1218 | #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (1) | ||
1219 | /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */ | ||
1220 | #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (1) | ||
1221 | /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */ | ||
1222 | #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (0) | ||
1223 | /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */ | ||
1224 | #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (0) | ||
1225 | /* @brief Has TPM module(s) configuration. */ | ||
1226 | #define FSL_FEATURE_SIM_OPT_HAS_TPM (0) | ||
1227 | /* @brief The highest TPM module index. */ | ||
1228 | #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (0) | ||
1229 | /* @brief Has TPM module with index 0. */ | ||
1230 | #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0) | ||
1231 | /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */ | ||
1232 | #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0) | ||
1233 | /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */ | ||
1234 | #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0) | ||
1235 | /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ | ||
1236 | #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (0) | ||
1237 | /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */ | ||
1238 | #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0) | ||
1239 | /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ | ||
1240 | #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (0) | ||
1241 | /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */ | ||
1242 | #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0) | ||
1243 | /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */ | ||
1244 | #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0) | ||
1245 | /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */ | ||
1246 | #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (1) | ||
1247 | /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */ | ||
1248 | #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (1) | ||
1249 | /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */ | ||
1250 | #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0) | ||
1251 | /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */ | ||
1252 | #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0) | ||
1253 | /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */ | ||
1254 | #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (1) | ||
1255 | /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */ | ||
1256 | #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0) | ||
1257 | /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */ | ||
1258 | #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (1) | ||
1259 | /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */ | ||
1260 | #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (1) | ||
1261 | /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */ | ||
1262 | #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (1) | ||
1263 | /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */ | ||
1264 | #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0) | ||
1265 | /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */ | ||
1266 | #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0) | ||
1267 | /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */ | ||
1268 | #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (0) | ||
1269 | /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */ | ||
1270 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0) | ||
1271 | /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */ | ||
1272 | #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0) | ||
1273 | /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */ | ||
1274 | #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0) | ||
1275 | /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */ | ||
1276 | #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0) | ||
1277 | /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */ | ||
1278 | #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (0) | ||
1279 | /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */ | ||
1280 | #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (1) | ||
1281 | /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */ | ||
1282 | #define FSL_FEATURE_SIM_OPT_ADC_COUNT (2) | ||
1283 | /* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */ | ||
1284 | #define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (1) | ||
1285 | /* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */ | ||
1286 | #define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (1) | ||
1287 | /* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */ | ||
1288 | #define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0) | ||
1289 | /* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */ | ||
1290 | #define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0) | ||
1291 | /* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */ | ||
1292 | #define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0) | ||
1293 | /* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */ | ||
1294 | #define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0) | ||
1295 | /* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */ | ||
1296 | #define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0) | ||
1297 | /* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */ | ||
1298 | #define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0) | ||
1299 | /* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */ | ||
1300 | #define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0) | ||
1301 | /* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */ | ||
1302 | #define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0) | ||
1303 | /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */ | ||
1304 | #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (1) | ||
1305 | /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */ | ||
1306 | #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (1) | ||
1307 | /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */ | ||
1308 | #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1) | ||
1309 | /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */ | ||
1310 | #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (4) | ||
1311 | /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */ | ||
1312 | #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0) | ||
1313 | /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */ | ||
1314 | #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (1) | ||
1315 | /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */ | ||
1316 | #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0) | ||
1317 | /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */ | ||
1318 | #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0) | ||
1319 | /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */ | ||
1320 | #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0) | ||
1321 | /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */ | ||
1322 | #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0) | ||
1323 | /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */ | ||
1324 | #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0) | ||
1325 | /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */ | ||
1326 | #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0) | ||
1327 | /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */ | ||
1328 | #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (1) | ||
1329 | /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */ | ||
1330 | #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1) | ||
1331 | /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */ | ||
1332 | #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1) | ||
1333 | /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */ | ||
1334 | #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1) | ||
1335 | /* @brief Has device die ID (register bit field SDID[DIEID]). */ | ||
1336 | #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1) | ||
1337 | /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */ | ||
1338 | #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (0) | ||
1339 | /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */ | ||
1340 | #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1) | ||
1341 | /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */ | ||
1342 | #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1) | ||
1343 | /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */ | ||
1344 | #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0) | ||
1345 | /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */ | ||
1346 | #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (1) | ||
1347 | /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */ | ||
1348 | #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (1) | ||
1349 | /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */ | ||
1350 | #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (1) | ||
1351 | /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */ | ||
1352 | #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1) | ||
1353 | /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */ | ||
1354 | #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1) | ||
1355 | /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */ | ||
1356 | #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0) | ||
1357 | /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */ | ||
1358 | #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0) | ||
1359 | /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */ | ||
1360 | #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (1) | ||
1361 | /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */ | ||
1362 | #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0) | ||
1363 | /* @brief Has miscellanious control register (register MCR). */ | ||
1364 | #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0) | ||
1365 | /* @brief Has COP watchdog (registers COPC and SRVCOP). */ | ||
1366 | #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0) | ||
1367 | /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */ | ||
1368 | #define FSL_FEATURE_SIM_HAS_COP_STOP (0) | ||
1369 | /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */ | ||
1370 | #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0) | ||
1371 | |||
1372 | /* SMC module features */ | ||
1373 | |||
1374 | /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */ | ||
1375 | #define FSL_FEATURE_SMC_HAS_PSTOPO (0) | ||
1376 | /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */ | ||
1377 | #define FSL_FEATURE_SMC_HAS_LPOPO (0) | ||
1378 | /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */ | ||
1379 | #define FSL_FEATURE_SMC_HAS_PORPO (1) | ||
1380 | /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */ | ||
1381 | #define FSL_FEATURE_SMC_HAS_LPWUI (1) | ||
1382 | /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */ | ||
1383 | #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0) | ||
1384 | /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */ | ||
1385 | #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (1) | ||
1386 | /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */ | ||
1387 | #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0) | ||
1388 | /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */ | ||
1389 | #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0) | ||
1390 | /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */ | ||
1391 | #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (0) | ||
1392 | /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */ | ||
1393 | #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1) | ||
1394 | /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */ | ||
1395 | #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1) | ||
1396 | /* @brief Has stop submode. */ | ||
1397 | #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1) | ||
1398 | /* @brief Has stop submode 0(VLLS0). */ | ||
1399 | #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1) | ||
1400 | /* @brief Has stop submode 1(VLLS1). */ | ||
1401 | #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1) | ||
1402 | /* @brief Has stop submode 2(VLLS2). */ | ||
1403 | #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1) | ||
1404 | /* @brief Has SMC_PARAM. */ | ||
1405 | #define FSL_FEATURE_SMC_HAS_PARAM (0) | ||
1406 | /* @brief Has SMC_VERID. */ | ||
1407 | #define FSL_FEATURE_SMC_HAS_VERID (0) | ||
1408 | /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */ | ||
1409 | #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1) | ||
1410 | /* @brief Has tamper reset (register bit SRS[TAMPER]). */ | ||
1411 | #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0) | ||
1412 | /* @brief Has security violation reset (register bit SRS[SECVIO]). */ | ||
1413 | #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0) | ||
1414 | /* @brief Width of SMC registers. */ | ||
1415 | #define FSL_FEATURE_SMC_REG_WIDTH (8) | ||
1416 | |||
1417 | /* DSPI module features */ | ||
1418 | |||
1419 | /* @brief Receive/transmit FIFO size in number of items. */ | ||
1420 | #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \ | ||
1421 | (((x) == SPI0) ? (4) : \ | ||
1422 | (((x) == SPI1) ? (1) : \ | ||
1423 | (((x) == SPI2) ? (1) : (-1)))) | ||
1424 | /* @brief Maximum transfer data width in bits. */ | ||
1425 | #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16) | ||
1426 | /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */ | ||
1427 | #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6) | ||
1428 | /* @brief Number of chip select pins. */ | ||
1429 | #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (6) | ||
1430 | /* @brief Number of CTAR registers. */ | ||
1431 | #define FSL_FEATURE_DSPI_CTAR_COUNT (2) | ||
1432 | /* @brief Has chip select strobe capability on the PCS5 pin. */ | ||
1433 | #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1) | ||
1434 | /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */ | ||
1435 | #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0) | ||
1436 | /* @brief Has 16-bit data transfer support. */ | ||
1437 | #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1) | ||
1438 | /* @brief Has separate DMA RX and TX requests. */ | ||
1439 | #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \ | ||
1440 | (((x) == SPI0) ? (1) : \ | ||
1441 | (((x) == SPI1) ? (0) : \ | ||
1442 | (((x) == SPI2) ? (0) : (-1)))) | ||
1443 | |||
1444 | /* SYSMPU module features */ | ||
1445 | |||
1446 | /* @brief Specifies number of descriptors available. */ | ||
1447 | #define FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT (12) | ||
1448 | /* @brief Has process identifier support. */ | ||
1449 | #define FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER (1) | ||
1450 | /* @brief Total number of MPU slave. */ | ||
1451 | #define FSL_FEATURE_SYSMPU_SLAVE_COUNT (5) | ||
1452 | /* @brief Total number of MPU master. */ | ||
1453 | #define FSL_FEATURE_SYSMPU_MASTER_COUNT (6) | ||
1454 | |||
1455 | /* SysTick module features */ | ||
1456 | |||
1457 | /* @brief Systick has external reference clock. */ | ||
1458 | #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0) | ||
1459 | /* @brief Systick external reference clock is core clock divided by this value. */ | ||
1460 | #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0) | ||
1461 | |||
1462 | /* UART module features */ | ||
1463 | |||
1464 | /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ | ||
1465 | #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1) | ||
1466 | /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ | ||
1467 | #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0) | ||
1468 | /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ | ||
1469 | #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) | ||
1470 | /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ | ||
1471 | #define FSL_FEATURE_UART_HAS_FIFO (1) | ||
1472 | /* @brief Hardware flow control (RTS, CTS) is supported. */ | ||
1473 | #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1) | ||
1474 | /* @brief Infrared (modulation) is supported. */ | ||
1475 | #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1) | ||
1476 | /* @brief 2 bits long stop bit is available. */ | ||
1477 | #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (1) | ||
1478 | /* @brief If 10-bit mode is supported. */ | ||
1479 | #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1) | ||
1480 | /* @brief Baud rate fine adjustment is available. */ | ||
1481 | #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1) | ||
1482 | /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ | ||
1483 | #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0) | ||
1484 | /* @brief Baud rate oversampling is available. */ | ||
1485 | #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0) | ||
1486 | /* @brief Baud rate oversampling is available. */ | ||
1487 | #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0) | ||
1488 | /* @brief Peripheral type. */ | ||
1489 | #define FSL_FEATURE_UART_IS_SCI (0) | ||
1490 | /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ | ||
1491 | #define FSL_FEATURE_UART_FIFO_SIZEn(x) \ | ||
1492 | (((x) == UART0) ? (8) : \ | ||
1493 | (((x) == UART1) ? (8) : \ | ||
1494 | (((x) == UART2) ? (1) : \ | ||
1495 | (((x) == UART3) ? (1) : \ | ||
1496 | (((x) == UART4) ? (1) : \ | ||
1497 | (((x) == UART5) ? (1) : (-1))))))) | ||
1498 | /* @brief Supports two match addresses to filter incoming frames. */ | ||
1499 | #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1) | ||
1500 | /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ | ||
1501 | #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0) | ||
1502 | /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ | ||
1503 | #define FSL_FEATURE_UART_HAS_DMA_SELECT (1) | ||
1504 | /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ | ||
1505 | #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1) | ||
1506 | /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ | ||
1507 | #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1) | ||
1508 | /* @brief Has improved smart card (ISO7816 protocol) support. */ | ||
1509 | #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) | ||
1510 | /* @brief Has local operation network (CEA709.1-B protocol) support. */ | ||
1511 | #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) | ||
1512 | /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ | ||
1513 | #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0) | ||
1514 | /* @brief Lin break detect available (has bit BDH[LBKDIE]). */ | ||
1515 | #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1) | ||
1516 | /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ | ||
1517 | #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1) | ||
1518 | /* @brief Has separate DMA RX and TX requests. */ | ||
1519 | #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) \ | ||
1520 | (((x) == UART0) ? (1) : \ | ||
1521 | (((x) == UART1) ? (1) : \ | ||
1522 | (((x) == UART2) ? (1) : \ | ||
1523 | (((x) == UART3) ? (1) : \ | ||
1524 | (((x) == UART4) ? (0) : \ | ||
1525 | (((x) == UART5) ? (0) : (-1))))))) | ||
1526 | |||
1527 | /* USB module features */ | ||
1528 | |||
1529 | /* @brief KHCI module instance count */ | ||
1530 | #define FSL_FEATURE_USB_KHCI_COUNT (1) | ||
1531 | /* @brief HOST mode enabled */ | ||
1532 | #define FSL_FEATURE_USB_KHCI_HOST_ENABLED (1) | ||
1533 | /* @brief OTG mode enabled */ | ||
1534 | #define FSL_FEATURE_USB_KHCI_OTG_ENABLED (1) | ||
1535 | /* @brief Size of the USB dedicated RAM */ | ||
1536 | #define FSL_FEATURE_USB_KHCI_USB_RAM (0) | ||
1537 | /* @brief Has KEEP_ALIVE_CTRL register */ | ||
1538 | #define FSL_FEATURE_USB_KHCI_KEEP_ALIVE_ENABLED (0) | ||
1539 | /* @brief Has the Dynamic SOF threshold compare support */ | ||
1540 | #define FSL_FEATURE_USB_KHCI_DYNAMIC_SOF_THRESHOLD_COMPARE_ENABLED (0) | ||
1541 | /* @brief Has the VBUS detect support */ | ||
1542 | #define FSL_FEATURE_USB_KHCI_VBUS_DETECT_ENABLED (0) | ||
1543 | /* @brief Has the IRC48M module clock support */ | ||
1544 | #define FSL_FEATURE_USB_KHCI_IRC48M_MODULE_CLOCK_ENABLED (1) | ||
1545 | /* @brief Number of endpoints supported */ | ||
1546 | #define FSL_FEATURE_USB_ENDPT_COUNT (16) | ||
1547 | /* @brief Has STALL_IL/OL_DIS registers */ | ||
1548 | #define FSL_FEATURE_USB_KHCI_HAS_STALL_LOW (0) | ||
1549 | /* @brief Has STALL_IH/OH_DIS registers */ | ||
1550 | #define FSL_FEATURE_USB_KHCI_HAS_STALL_HIGH (0) | ||
1551 | |||
1552 | /* VREF module features */ | ||
1553 | |||
1554 | /* @brief Has chop oscillator (bit TRM[CHOPEN]) */ | ||
1555 | #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1) | ||
1556 | /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */ | ||
1557 | #define FSL_FEATURE_VREF_HAS_COMPENSATION (1) | ||
1558 | /* @brief If high/low buffer mode supported */ | ||
1559 | #define FSL_FEATURE_VREF_MODE_LV_TYPE (1) | ||
1560 | /* @brief Module has also low reference (registers VREFL/VREFH) */ | ||
1561 | #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0) | ||
1562 | /* @brief Has VREF_TRM4. */ | ||
1563 | #define FSL_FEATURE_VREF_HAS_TRM4 (0) | ||
1564 | |||
1565 | /* WDOG module features */ | ||
1566 | |||
1567 | /* @brief Watchdog is available. */ | ||
1568 | #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1) | ||
1569 | /* @brief Has Wait mode support. */ | ||
1570 | #define FSL_FEATURE_WDOG_HAS_WAITEN (1) | ||
1571 | |||
1572 | #endif /* _MK63F12_FEATURES_H_ */ | ||
1573 | |||