aboutsummaryrefslogtreecommitdiff
path: root/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h
diff options
context:
space:
mode:
Diffstat (limited to 'lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h')
-rw-r--r--lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h355
1 files changed, 355 insertions, 0 deletions
diff --git a/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h
new file mode 100644
index 000000000..c14d3eade
--- /dev/null
+++ b/lib/chibios-contrib/ext/mcux-sdk/devices/LPC54S018/LPC54S018_features.h
@@ -0,0 +1,355 @@
1/*
2** ###################################################################
3** Version: rev. 1.2, 2017-06-08
4** Build: b191206
5**
6** Abstract:
7** Chip specific module features.
8**
9** Copyright 2016 Freescale Semiconductor, Inc.
10** Copyright 2016-2019 NXP
11** All rights reserved.
12**
13** SPDX-License-Identifier: BSD-3-Clause
14**
15** http: www.nxp.com
16** mail: [email protected]
17**
18** Revisions:
19** - rev. 1.0 (2016-08-12)
20** Initial version.
21** - rev. 1.1 (2016-11-25)
22** Update CANFD and Classic CAN register.
23** Add MAC TIMERSTAMP registers.
24** - rev. 1.2 (2017-06-08)
25** Remove RTC_CTRL_RTC_OSC_BYPASS.
26** SYSCON_ARMTRCLKDIV rename to SYSCON_ARMTRACECLKDIV.
27** Remove RESET and HALT from SYSCON_AHBCLKDIV.
28**
29** ###################################################################
30*/
31
32#ifndef _LPC54S018_FEATURES_H_
33#define _LPC54S018_FEATURES_H_
34
35/* SOC module features */
36
37/* @brief ADC availability on the SoC. */
38#define FSL_FEATURE_SOC_ADC_COUNT (1)
39/* @brief AES availability on the SoC. */
40#define FSL_FEATURE_SOC_AES_COUNT (1)
41/* @brief ASYNC_SYSCON availability on the SoC. */
42#define FSL_FEATURE_SOC_ASYNC_SYSCON_COUNT (1)
43/* @brief LPC_CAN availability on the SoC. */
44#define FSL_FEATURE_SOC_LPC_CAN_COUNT (2)
45/* @brief CRC availability on the SoC. */
46#define FSL_FEATURE_SOC_CRC_COUNT (1)
47/* @brief CTIMER availability on the SoC. */
48#define FSL_FEATURE_SOC_CTIMER_COUNT (5)
49/* @brief DMA availability on the SoC. */
50#define FSL_FEATURE_SOC_DMA_COUNT (1)
51/* @brief DMIC availability on the SoC. */
52#define FSL_FEATURE_SOC_DMIC_COUNT (1)
53/* @brief EMC availability on the SoC. */
54#define FSL_FEATURE_SOC_EMC_COUNT (1)
55/* @brief LPC_ENET availability on the SoC. */
56#define FSL_FEATURE_SOC_LPC_ENET_COUNT (1)
57/* @brief FLEXCOMM availability on the SoC. */
58#define FSL_FEATURE_SOC_FLEXCOMM_COUNT (11)
59/* @brief GINT availability on the SoC. */
60#define FSL_FEATURE_SOC_GINT_COUNT (2)
61/* @brief GPIO availability on the SoC. */
62#define FSL_FEATURE_SOC_GPIO_COUNT (1)
63/* @brief I2C availability on the SoC. */
64#define FSL_FEATURE_SOC_I2C_COUNT (10)
65/* @brief I2S availability on the SoC. */
66#define FSL_FEATURE_SOC_I2S_COUNT (2)
67/* @brief INPUTMUX availability on the SoC. */
68#define FSL_FEATURE_SOC_INPUTMUX_COUNT (1)
69/* @brief IOCON availability on the SoC. */
70#define FSL_FEATURE_SOC_IOCON_COUNT (1)
71/* @brief LCD availability on the SoC. */
72#define FSL_FEATURE_SOC_LCD_COUNT (1)
73/* @brief MRT availability on the SoC. */
74#define FSL_FEATURE_SOC_MRT_COUNT (1)
75/* @brief PINT availability on the SoC. */
76#define FSL_FEATURE_SOC_PINT_COUNT (1)
77/* @brief PUF availability on the SoC. */
78#define FSL_FEATURE_SOC_PUF_COUNT (1)
79/* @brief RIT availability on the SoC. */
80#define FSL_FEATURE_SOC_RIT_COUNT (1)
81/* @brief LPC_RNG availability on the SoC. */
82#define FSL_FEATURE_SOC_LPC_RNG_COUNT (1)
83/* @brief RTC availability on the SoC. */
84#define FSL_FEATURE_SOC_RTC_COUNT (1)
85/* @brief SCT availability on the SoC. */
86#define FSL_FEATURE_SOC_SCT_COUNT (1)
87/* @brief SDIF availability on the SoC. */
88#define FSL_FEATURE_SOC_SDIF_COUNT (1)
89/* @brief SHA availability on the SoC. */
90#define FSL_FEATURE_SOC_SHA_COUNT (1)
91/* @brief SMARTCARD availability on the SoC. */
92#define FSL_FEATURE_SOC_SMARTCARD_COUNT (2)
93/* @brief SPI availability on the SoC. */
94#define FSL_FEATURE_SOC_SPI_COUNT (11)
95/* @brief SPIFI availability on the SoC. */
96#define FSL_FEATURE_SOC_SPIFI_COUNT (1)
97/* @brief SYSCON availability on the SoC. */
98#define FSL_FEATURE_SOC_SYSCON_COUNT (1)
99/* @brief USART availability on the SoC. */
100#define FSL_FEATURE_SOC_USART_COUNT (10)
101/* @brief USB availability on the SoC. */
102#define FSL_FEATURE_SOC_USB_COUNT (1)
103/* @brief USBFSH availability on the SoC. */
104#define FSL_FEATURE_SOC_USBFSH_COUNT (1)
105/* @brief USBHSD availability on the SoC. */
106#define FSL_FEATURE_SOC_USBHSD_COUNT (1)
107/* @brief USBHSH availability on the SoC. */
108#define FSL_FEATURE_SOC_USBHSH_COUNT (1)
109/* @brief UTICK availability on the SoC. */
110#define FSL_FEATURE_SOC_UTICK_COUNT (1)
111/* @brief WWDT availability on the SoC. */
112#define FSL_FEATURE_SOC_WWDT_COUNT (1)
113
114/* ADC module features */
115
116/* @brief Do not has input select (register INSEL). */
117#define FSL_FEATURE_ADC_HAS_NO_INSEL (0)
118/* @brief Has ASYNMODE bitfile in CTRL reigster. */
119#define FSL_FEATURE_ADC_HAS_CTRL_ASYNMODE (1)
120/* @brief Has ASYNMODE bitfile in CTRL reigster. */
121#define FSL_FEATURE_ADC_HAS_CTRL_RESOL (1)
122/* @brief Has ASYNMODE bitfile in CTRL reigster. */
123#define FSL_FEATURE_ADC_HAS_CTRL_BYPASSCAL (1)
124/* @brief Has ASYNMODE bitfile in CTRL reigster. */
125#define FSL_FEATURE_ADC_HAS_CTRL_TSAMP (1)
126/* @brief Has ASYNMODE bitfile in CTRL reigster. */
127#define FSL_FEATURE_ADC_HAS_CTRL_LPWRMODE (0)
128/* @brief Has ASYNMODE bitfile in CTRL reigster. */
129#define FSL_FEATURE_ADC_HAS_CTRL_CALMODE (0)
130/* @brief Has startup register. */
131#define FSL_FEATURE_ADC_HAS_STARTUP_REG (1)
132/* @brief Has ADTrim register */
133#define FSL_FEATURE_ADC_HAS_TRIM_REG (0)
134/* @brief Has Calibration register. */
135#define FSL_FEATURE_ADC_HAS_CALIB_REG (1)
136
137/* CAN module features */
138
139/* @brief Support CANFD or not */
140#define FSL_FEATURE_CAN_SUPPORT_CANFD (1)
141
142/* DMA module features */
143
144/* @brief Number of channels */
145#define FSL_FEATURE_DMA_NUMBER_OF_CHANNELS (30)
146/* @brief Align size of DMA descriptor */
147#define FSL_FEATURE_DMA_DESCRIPTOR_ALIGN_SIZE (512)
148/* @brief DMA head link descriptor table align size */
149#define FSL_FEATURE_DMA_LINK_DESCRIPTOR_ALIGN_SIZE (16U)
150
151/* FLEXCOMM module features */
152
153/* @brief FLEXCOMM0 USART INDEX 0 */
154#define FSL_FEATURE_FLEXCOMM0_USART_INDEX (0)
155/* @brief FLEXCOMM0 SPI INDEX 0 */
156#define FSL_FEATURE_FLEXCOMM0_SPI_INDEX (0)
157/* @brief FLEXCOMM0 I2C INDEX 0 */
158#define FSL_FEATURE_FLEXCOMM0_I2C_INDEX (0)
159/* @brief FLEXCOMM1 USART INDEX 1 */
160#define FSL_FEATURE_FLEXCOMM1_USART_INDEX (1)
161/* @brief FLEXCOMM1 SPI INDEX 1 */
162#define FSL_FEATURE_FLEXCOMM1_SPI_INDEX (1)
163/* @brief FLEXCOMM1 I2C INDEX 1 */
164#define FSL_FEATURE_FLEXCOMM1_I2C_INDEX (1)
165/* @brief FLEXCOMM2 USART INDEX 2 */
166#define FSL_FEATURE_FLEXCOMM2_USART_INDEX (2)
167/* @brief FLEXCOMM2 SPI INDEX 2 */
168#define FSL_FEATURE_FLEXCOMM2_SPI_INDEX (2)
169/* @brief FLEXCOMM2 I2C INDEX 2 */
170#define FSL_FEATURE_FLEXCOMM2_I2C_INDEX (2)
171/* @brief FLEXCOMM3 USART INDEX 3 */
172#define FSL_FEATURE_FLEXCOMM3_USART_INDEX (3)
173/* @brief FLEXCOMM3 SPI INDEX 3 */
174#define FSL_FEATURE_FLEXCOMM3_SPI_INDEX (3)
175/* @brief FLEXCOMM3 I2C INDEX 3 */
176#define FSL_FEATURE_FLEXCOMM3_I2C_INDEX (3)
177/* @brief FLEXCOMM4 USART INDEX 4 */
178#define FSL_FEATURE_FLEXCOMM4_USART_INDEX (4)
179/* @brief FLEXCOMM4 SPI INDEX 4 */
180#define FSL_FEATURE_FLEXCOMM4_SPI_INDEX (4)
181/* @brief FLEXCOMM4 I2C INDEX 4 */
182#define FSL_FEATURE_FLEXCOMM4_I2C_INDEX (4)
183/* @brief FLEXCOMM5 USART INDEX 5 */
184#define FSL_FEATURE_FLEXCOMM5_USART_INDEX (5)
185/* @brief FLEXCOMM5 SPI INDEX 5 */
186#define FSL_FEATURE_FLEXCOMM5_SPI_INDEX (5)
187/* @brief FLEXCOMM5 I2C INDEX 5 */
188#define FSL_FEATURE_FLEXCOMM5_I2C_INDEX (5)
189/* @brief FLEXCOMM6 USART INDEX 6 */
190#define FSL_FEATURE_FLEXCOMM6_USART_INDEX (6)
191/* @brief FLEXCOMM6 SPI INDEX 6 */
192#define FSL_FEATURE_FLEXCOMM6_SPI_INDEX (6)
193/* @brief FLEXCOMM6 I2C INDEX 6 */
194#define FSL_FEATURE_FLEXCOMM6_I2C_INDEX (6)
195/* @brief FLEXCOMM7 I2S INDEX 0 */
196#define FSL_FEATURE_FLEXCOMM6_I2S_INDEX (0)
197/* @brief FLEXCOMM7 USART INDEX 7 */
198#define FSL_FEATURE_FLEXCOMM7_USART_INDEX (7)
199/* @brief FLEXCOMM7 SPI INDEX 7 */
200#define FSL_FEATURE_FLEXCOMM7_SPI_INDEX (7)
201/* @brief FLEXCOMM7 I2C INDEX 7 */
202#define FSL_FEATURE_FLEXCOMM7_I2C_INDEX (7)
203/* @brief FLEXCOMM7 I2S INDEX 1 */
204#define FSL_FEATURE_FLEXCOMM7_I2S_INDEX (1)
205/* @brief FLEXCOMM4 USART INDEX 8 */
206#define FSL_FEATURE_FLEXCOMM8_USART_INDEX (8)
207/* @brief FLEXCOMM4 SPI INDEX 8 */
208#define FSL_FEATURE_FLEXCOMM8_SPI_INDEX (8)
209/* @brief FLEXCOMM4 I2C INDEX 8 */
210#define FSL_FEATURE_FLEXCOMM8_I2C_INDEX (8)
211/* @brief FLEXCOMM5 USART INDEX 9 */
212#define FSL_FEATURE_FLEXCOMM9_USART_INDEX (9)
213/* @brief FLEXCOMM5 SPI INDEX 9 */
214#define FSL_FEATURE_FLEXCOMM9_SPI_INDEX (9)
215/* @brief FLEXCOMM5 I2C INDEX 9 */
216#define FSL_FEATURE_FLEXCOMM9_I2C_INDEX (9)
217/* @brief I2S has DMIC interconnection */
218#define FSL_FEATURE_FLEXCOMM_INSTANCE_I2S_HAS_DMIC_INTERCONNECTIONn(x) \
219 (((x) == FLEXCOMM0) ? (0) : \
220 (((x) == FLEXCOMM1) ? (0) : \
221 (((x) == FLEXCOMM2) ? (0) : \
222 (((x) == FLEXCOMM3) ? (0) : \
223 (((x) == FLEXCOMM4) ? (0) : \
224 (((x) == FLEXCOMM5) ? (0) : \
225 (((x) == FLEXCOMM6) ? (0) : \
226 (((x) == FLEXCOMM7) ? (1) : \
227 (((x) == FLEXCOMM8) ? (0) : \
228 (((x) == FLEXCOMM9) ? (0) : \
229 (((x) == FLEXCOMM10) ? (0) : (-1))))))))))))
230
231/* I2S module features */
232
233/* @brief I2S support dual channel transfer */
234#define FSL_FEATURE_I2S_SUPPORT_SECONDARY_CHANNEL (1)
235/* @brief I2S has DMIC interconnection */
236#define FSL_FEATURE_FLEXCOMM_I2S_HAS_DMIC_INTERCONNECTION (1)
237
238/* IOCON module features */
239
240/* @brief Func bit field width */
241#define FSL_FEATURE_IOCON_FUNC_FIELD_WIDTH (4)
242
243/* MRT module features */
244
245/* @brief number of channels. */
246#define FSL_FEATURE_MRT_NUMBER_OF_CHANNELS (4)
247
248/* interrupt module features */
249
250/* @brief Lowest interrupt request number. */
251#define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
252/* @brief Highest interrupt request number. */
253#define FSL_FEATURE_INTERRUPT_IRQ_MAX (105)
254
255/* PINT module features */
256
257/* @brief Number of connected outputs */
258#define FSL_FEATURE_PINT_NUMBER_OF_CONNECTED_OUTPUTS (8)
259
260/* RIT module features */
261
262/* @brief RIT has no reset control */
263#define FSL_FEATURE_RIT_HAS_NO_RESET (1)
264
265/* RTC module features */
266
267/* @brief RTC has no reset control */
268#define FSL_FEATURE_RTC_HAS_NO_RESET (1)
269
270/* SCT module features */
271
272/* @brief Number of events */
273#define FSL_FEATURE_SCT_NUMBER_OF_EVENTS (16)
274/* @brief Number of states */
275#define FSL_FEATURE_SCT_NUMBER_OF_STATES (16)
276/* @brief Number of match capture */
277#define FSL_FEATURE_SCT_NUMBER_OF_MATCH_CAPTURE (16)
278/* @brief Number of outputs */
279#define FSL_FEATURE_SCT_NUMBER_OF_OUTPUTS (10)
280
281/* SDIF module features */
282
283/* @brief FIFO depth, every location is a WORD */
284#define FSL_FEATURE_SDIF_FIFO_DEPTH_64_32BITS (64)
285/* @brief Max DMA buffer size */
286#define FSL_FEATURE_SDIF_INTERNAL_DMA_MAX_BUFFER_SIZE (4096)
287/* @brief Max source clock in HZ */
288#define FSL_FEATURE_SDIF_MAX_SOURCE_CLOCK (52000000)
289
290/* SHA module features */
291
292/* @brief Has dedicated DMA controller. */
293#define FSL_FEATURE_SHA_HAS_MEMADDR_DMA (1)
294
295/* SPIFI module features */
296
297/* @brief SPIFI start address */
298#define FSL_FEATURE_SPIFI_START_ADDR (0x10000000)
299/* @brief SPIFI end address */
300#define FSL_FEATURE_SPIFI_END_ADDR (0x17FFFFFF)
301
302/* SYSCON module features */
303
304/* @brief Pointer to ROM IAP entry functions */
305#define FSL_FEATURE_SYSCON_IAP_ENTRY_LOCATION (0x03000205)
306
307/* SysTick module features */
308
309/* @brief Systick has external reference clock. */
310#define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0)
311/* @brief Systick external reference clock is core clock divided by this value. */
312#define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0)
313
314/* USB module features */
315
316/* @brief Size of the USB dedicated RAM */
317#define FSL_FEATURE_USB_USB_RAM (0x00002000)
318/* @brief Base address of the USB dedicated RAM */
319#define FSL_FEATURE_USB_USB_RAM_BASE_ADDRESS (0x40100000)
320/* @brief USB version */
321#define FSL_FEATURE_USB_VERSION (200)
322/* @brief Number of the endpoint in USB FS */
323#define FSL_FEATURE_USB_EP_NUM (5)
324
325/* USBFSH module features */
326
327/* @brief Size of the USB dedicated RAM */
328#define FSL_FEATURE_USBFSH_USB_RAM (0x00002000)
329/* @brief Base address of the USB dedicated RAM */
330#define FSL_FEATURE_USBFSH_USB_RAM_BASE_ADDRESS (0x40100000)
331/* @brief USBFSH version */
332#define FSL_FEATURE_USBFSH_VERSION (200)
333
334/* USBHSD module features */
335
336/* @brief Size of the USB dedicated RAM */
337#define FSL_FEATURE_USBHSD_USB_RAM (0x00002000)
338/* @brief Base address of the USB dedicated RAM */
339#define FSL_FEATURE_USBHSD_USB_RAM_BASE_ADDRESS (0x40100000)
340/* @brief USBHSD version */
341#define FSL_FEATURE_USBHSD_VERSION (300)
342/* @brief Number of the endpoint in USB HS */
343#define FSL_FEATURE_USBHSD_EP_NUM (6)
344
345/* USBHSH module features */
346
347/* @brief Size of the USB dedicated RAM */
348#define FSL_FEATURE_USBHSH_USB_RAM (0x00002000)
349/* @brief Base address of the USB dedicated RAM */
350#define FSL_FEATURE_USBHSH_USB_RAM_BASE_ADDRESS (0x40100000)
351/* @brief USBHSH version */
352#define FSL_FEATURE_USBHSH_VERSION (300)
353
354#endif /* _LPC54S018_FEATURES_H_ */
355