diff options
Diffstat (limited to 'lib/chibios-contrib/ext/mcux-sdk/devices/MIMXRT1024/system_MIMXRT1024.c')
-rw-r--r-- | lib/chibios-contrib/ext/mcux-sdk/devices/MIMXRT1024/system_MIMXRT1024.c | 252 |
1 files changed, 252 insertions, 0 deletions
diff --git a/lib/chibios-contrib/ext/mcux-sdk/devices/MIMXRT1024/system_MIMXRT1024.c b/lib/chibios-contrib/ext/mcux-sdk/devices/MIMXRT1024/system_MIMXRT1024.c new file mode 100644 index 000000000..8fad06dad --- /dev/null +++ b/lib/chibios-contrib/ext/mcux-sdk/devices/MIMXRT1024/system_MIMXRT1024.c | |||
@@ -0,0 +1,252 @@ | |||
1 | /* | ||
2 | ** ################################################################### | ||
3 | ** Processors: MIMXRT1024CAG4A | ||
4 | ** MIMXRT1024DAG5A | ||
5 | ** | ||
6 | ** Compilers: Freescale C/C++ for Embedded ARM | ||
7 | ** GNU C Compiler | ||
8 | ** IAR ANSI C/C++ Compiler for ARM | ||
9 | ** Keil ARM C/C++ Compiler | ||
10 | ** MCUXpresso Compiler | ||
11 | ** | ||
12 | ** Reference manual: IMXRT1024RM Rev.0, 09/2020 | IMXRT102xSRM Rev.0 | ||
13 | ** Version: rev. 0.1, 2020-01-15 | ||
14 | ** Build: b201016 | ||
15 | ** | ||
16 | ** Abstract: | ||
17 | ** Provides a system configuration function and a global variable that | ||
18 | ** contains the system frequency. It configures the device and initializes | ||
19 | ** the oscillator (PLL) that is part of the microcontroller device. | ||
20 | ** | ||
21 | ** Copyright 2016 Freescale Semiconductor, Inc. | ||
22 | ** Copyright 2016-2020 NXP | ||
23 | ** All rights reserved. | ||
24 | ** | ||
25 | ** SPDX-License-Identifier: BSD-3-Clause | ||
26 | ** | ||
27 | ** http: www.nxp.com | ||
28 | ** mail: [email protected] | ||
29 | ** | ||
30 | ** Revisions: | ||
31 | ** - rev. 0.1 (2020-01-15) | ||
32 | ** Initial version. | ||
33 | ** | ||
34 | ** ################################################################### | ||
35 | */ | ||
36 | |||
37 | /*! | ||
38 | * @file MIMXRT1024 | ||
39 | * @version 0.1 | ||
40 | * @date 2020-01-15 | ||
41 | * @brief Device specific configuration file for MIMXRT1024 (implementation file) | ||
42 | * | ||
43 | * Provides a system configuration function and a global variable that contains | ||
44 | * the system frequency. It configures the device and initializes the oscillator | ||
45 | * (PLL) that is part of the microcontroller device. | ||
46 | */ | ||
47 | |||
48 | #include <stdint.h> | ||
49 | #include "fsl_device_registers.h" | ||
50 | #include <string.h> | ||
51 | |||
52 | |||
53 | #define FLASH_CONFIG_ADDRESS (0x60000000U) | ||
54 | #define ROM_FLASH_INIT_ADDRESS (0x00210611U) | ||
55 | |||
56 | typedef int32_t (*flexspi_nor_init_t)(uint32_t flexspi_instance, void *config); | ||
57 | |||
58 | /* ---------------------------------------------------------------------------- | ||
59 | -- Core clock | ||
60 | ---------------------------------------------------------------------------- */ | ||
61 | |||
62 | uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK; | ||
63 | |||
64 | /* ---------------------------------------------------------------------------- | ||
65 | -- SystemInit() | ||
66 | ---------------------------------------------------------------------------- */ | ||
67 | |||
68 | void SystemInit (void) { | ||
69 | #if ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) | ||
70 | SCB->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access in Secure mode */ | ||
71 | #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) | ||
72 | SCB_NS->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access in Non-secure mode */ | ||
73 | #endif /* (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */ | ||
74 | #endif /* ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) */ | ||
75 | |||
76 | #if defined(__MCUXPRESSO) | ||
77 | extern uint32_t g_pfnVectors[]; /* Vector table defined in startup code */ | ||
78 | SCB->VTOR = (uint32_t)g_pfnVectors; | ||
79 | #endif | ||
80 | |||
81 | #if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1) | ||
82 | |||
83 | /* Configure FLEXSPI_A_DQS */ | ||
84 | IOMUXC -> SW_MUX_CTL_PAD[86] = IOMUXC_SW_MUX_CTL_PAD_MUX_MODE(1) | IOMUXC_SW_MUX_CTL_PAD_SION(1); | ||
85 | |||
86 | /* Disable I cache */ | ||
87 | if (SCB_CCR_IC_Msk == (SCB_CCR_IC_Msk & SCB->CCR)) | ||
88 | { | ||
89 | SCB_DisableICache(); | ||
90 | } | ||
91 | |||
92 | /* Re-Configure FLEXSPI NOR via ROM API, for details please refer to the init function of ROM FLEXSPI NOR flash | ||
93 | driver which is in fsl_romapi.h and fsl_romapi.c in the devices\${soc}\drivers directory of SDK package */ | ||
94 | uint8_t flexspi_nor_config[512]; | ||
95 | memcpy((void *)flexspi_nor_config, (void *)FLASH_CONFIG_ADDRESS, sizeof(flexspi_nor_config)); | ||
96 | flexspi_nor_config[12] = 1U; /* kFLEXSPIReadSampleClk_LoopbackFromDqsPad */ | ||
97 | flexspi_nor_config[70] = 7U; /* kFLEXSPISerialClk_133MHz */ | ||
98 | |||
99 | flexspi_nor_init_t flash_init = (flexspi_nor_init_t)ROM_FLASH_INIT_ADDRESS; | ||
100 | flash_init(0U, flexspi_nor_config); | ||
101 | #endif /* #if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1) */ | ||
102 | |||
103 | /* Disable Watchdog Power Down Counter */ | ||
104 | WDOG1->WMCR &= ~(uint16_t) WDOG_WMCR_PDE_MASK; | ||
105 | WDOG2->WMCR &= ~(uint16_t) WDOG_WMCR_PDE_MASK; | ||
106 | |||
107 | /* Watchdog disable */ | ||
108 | |||
109 | #if (DISABLE_WDOG) | ||
110 | if ((WDOG1->WCR & WDOG_WCR_WDE_MASK) != 0U) | ||
111 | { | ||
112 | WDOG1->WCR &= ~(uint16_t) WDOG_WCR_WDE_MASK; | ||
113 | } | ||
114 | if ((WDOG2->WCR & WDOG_WCR_WDE_MASK) != 0U) | ||
115 | { | ||
116 | WDOG2->WCR &= ~(uint16_t) WDOG_WCR_WDE_MASK; | ||
117 | } | ||
118 | if ((RTWDOG->CS & RTWDOG_CS_CMD32EN_MASK) != 0U) | ||
119 | { | ||
120 | RTWDOG->CNT = 0xD928C520U; /* 0xD928C520U is the update key */ | ||
121 | } | ||
122 | else | ||
123 | { | ||
124 | RTWDOG->CNT = 0xC520U; | ||
125 | RTWDOG->CNT = 0xD928U; | ||
126 | } | ||
127 | RTWDOG->TOVAL = 0xFFFF; | ||
128 | RTWDOG->CS = (uint32_t) ((RTWDOG->CS) & ~RTWDOG_CS_EN_MASK) | RTWDOG_CS_UPDATE_MASK; | ||
129 | #endif /* (DISABLE_WDOG) */ | ||
130 | |||
131 | /* Disable Systick which might be enabled by bootrom */ | ||
132 | if ((SysTick->CTRL & SysTick_CTRL_ENABLE_Msk) != 0U) | ||
133 | { | ||
134 | SysTick->CTRL &= ~SysTick_CTRL_ENABLE_Msk; | ||
135 | } | ||
136 | |||
137 | /* Enable instruction and data caches */ | ||
138 | #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT | ||
139 | if (SCB_CCR_IC_Msk != (SCB_CCR_IC_Msk & SCB->CCR)) { | ||
140 | SCB_EnableICache(); | ||
141 | } | ||
142 | #endif | ||
143 | #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT | ||
144 | if (SCB_CCR_DC_Msk != (SCB_CCR_DC_Msk & SCB->CCR)) { | ||
145 | SCB_EnableDCache(); | ||
146 | } | ||
147 | #endif | ||
148 | |||
149 | SystemInitHook(); | ||
150 | } | ||
151 | |||
152 | /* ---------------------------------------------------------------------------- | ||
153 | -- SystemCoreClockUpdate() | ||
154 | ---------------------------------------------------------------------------- */ | ||
155 | |||
156 | void SystemCoreClockUpdate (void) { | ||
157 | |||
158 | uint32_t freq; | ||
159 | uint32_t PLL2MainClock; | ||
160 | uint32_t PLL3MainClock; | ||
161 | |||
162 | /* Check if system pll is bypassed */ | ||
163 | if((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_MASK) != 0U) | ||
164 | { | ||
165 | PLL2MainClock = CPU_XTAL_CLK_HZ; | ||
166 | } | ||
167 | else | ||
168 | { | ||
169 | PLL2MainClock = (CPU_XTAL_CLK_HZ * (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK) != 0U) ? 22U : 20U)); | ||
170 | } | ||
171 | PLL2MainClock += (uint32_t)(((uint64_t)CPU_XTAL_CLK_HZ * ((uint64_t)(CCM_ANALOG->PLL_SYS_NUM))) / ((uint64_t)(CCM_ANALOG->PLL_SYS_DENOM))); | ||
172 | |||
173 | /* Check if usb1 pll is bypassed */ | ||
174 | if((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_MASK) != 0U) | ||
175 | { | ||
176 | PLL3MainClock = CPU_XTAL_CLK_HZ; | ||
177 | } | ||
178 | else | ||
179 | { | ||
180 | PLL3MainClock = (CPU_XTAL_CLK_HZ * (((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK) != 0U) ? 22U : 20U)); | ||
181 | } | ||
182 | |||
183 | /* Periph_clk2_clk ---> Periph_clk */ | ||
184 | if ((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK_SEL_MASK) != 0U) | ||
185 | { | ||
186 | switch (CCM->CBCMR & CCM_CBCMR_PERIPH_CLK2_SEL_MASK) | ||
187 | { | ||
188 | /* Pll3_sw_clk ---> Periph_clk2_clk ---> Periph_clk ---> Core_clock */ | ||
189 | case CCM_CBCMR_PERIPH_CLK2_SEL(0U): | ||
190 | freq = PLL3MainClock; | ||
191 | break; | ||
192 | |||
193 | /* Osc_clk ---> Periph_clk2_clk ---> Periph_clk ---> Core_clock */ | ||
194 | case CCM_CBCMR_PERIPH_CLK2_SEL(1U): | ||
195 | freq = CPU_XTAL_CLK_HZ; | ||
196 | break; | ||
197 | |||
198 | /* Pll2_bypass_clk ---> Periph_clk2_clk ---> Periph_clk ---> Core_clock */ | ||
199 | case CCM_CBCMR_PERIPH_CLK2_SEL(2U): | ||
200 | freq = CPU_XTAL_CLK_HZ; | ||
201 | break; | ||
202 | |||
203 | case CCM_CBCMR_PERIPH_CLK2_SEL(3U): | ||
204 | default: | ||
205 | freq = 0U; | ||
206 | break; | ||
207 | } | ||
208 | |||
209 | freq /= (((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >> CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT) + 1U); | ||
210 | } | ||
211 | /* Pre_Periph_clk ---> Periph_clk */ | ||
212 | else | ||
213 | { | ||
214 | switch (CCM->CBCMR & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK) | ||
215 | { | ||
216 | /* PLL2 ---> Pre_Periph_clk ---> Periph_clk ---> Core_clock */ | ||
217 | case CCM_CBCMR_PRE_PERIPH_CLK_SEL(0U): | ||
218 | freq = PLL2MainClock; | ||
219 | break; | ||
220 | |||
221 | /* PLL3 PFD3 ---> Pre_Periph_clk ---> Periph_clk ---> Core_clock */ | ||
222 | case CCM_CBCMR_PRE_PERIPH_CLK_SEL(1U): | ||
223 | freq = PLL3MainClock / ((CCM_ANALOG->PFD_480 & CCM_ANALOG_PFD_480_PFD3_FRAC_MASK) >> CCM_ANALOG_PFD_480_PFD3_FRAC_SHIFT) * 18U; | ||
224 | break; | ||
225 | |||
226 | /* PLL2 PFD3 ---> Pre_Periph_clk ---> Periph_clk ---> Core_clock */ | ||
227 | case CCM_CBCMR_PRE_PERIPH_CLK_SEL(2U): | ||
228 | freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD3_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD3_FRAC_SHIFT) * 18U; | ||
229 | break; | ||
230 | |||
231 | /* PLL6 ---> Pre_Periph_clk ---> Periph_clk ---> Core_clock */ | ||
232 | case CCM_CBCMR_PRE_PERIPH_CLK_SEL(3U): | ||
233 | freq = 500000000U / (((CCM->CACRR & CCM_CACRR_ARM_PODF_MASK) >> CCM_CACRR_ARM_PODF_SHIFT) + 1U); | ||
234 | break; | ||
235 | |||
236 | default: | ||
237 | freq = 0U; | ||
238 | break; | ||
239 | } | ||
240 | } | ||
241 | |||
242 | SystemCoreClock = (freq / (((CCM->CBCDR & CCM_CBCDR_AHB_PODF_MASK) >> CCM_CBCDR_AHB_PODF_SHIFT) + 1U)); | ||
243 | |||
244 | } | ||
245 | |||
246 | /* ---------------------------------------------------------------------------- | ||
247 | -- SystemInitHook() | ||
248 | ---------------------------------------------------------------------------- */ | ||
249 | |||
250 | __attribute__ ((weak)) void SystemInitHook (void) { | ||
251 | /* Void implementation of the weak function. */ | ||
252 | } | ||